欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): HY57V64820HGLTP-5
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 2M x 8Bit Synchronous DRAM
中文描述: 8M X 8 SYNCHRONOUS DRAM, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, LEAD FREE, TSOP2-54
文件頁(yè)數(shù): 1/11頁(yè)
文件大小: 134K
代理商: HY57V64820HGLTP-5
HY57V64820HG
4 Banks x 2M x 8Bit Synchronous DRAM
This document is a general product description and is subject to change without notice.Hynix Semiconductor does not assume any responsibility for use
of circuits described. No patent licenses are implied.
Rev. 0.5/Sep. 02 1
DESCRIPTION
The Hynix HY57V64820HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which
require large memory density and high bandwidth. HY57V64820HG is organized as 4banks of 2,097,152x8.
HY57V64820HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro-
nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output
voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read
or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch
All inputs and outputs referenced to positive edge of sys-
tem clock
Data mask function by DQM
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V64820HGT-5/55/6/7
200/183/166/143MHz
Normal
4Banks x 2Mbits x8
LVTTL
400mil 54pin TSOP II
HY57V64820HGT-K
133MHz
HY57V64820HGT-H
133MHz
HY57V64820HGT-8
125MHz
HY57V64820HGT-P
100MHz
HY57V64820HGT-S
100MHz
HY57V64820HGLT-5/55/6/7
200/183/166/143MHz
Low power
HY57V64820HGLT-K
133MHz
HY57V64820HGLT-H
133MHz
HY57V64820HGLT-8
125MHz
HY57V64820HGLT-P
100MHz
HY57V64820HGLT-S
100MHz
相關(guān)PDF資料
PDF描述
HY57V64820HGLTP-55 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-6 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-7 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-8 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-H 4 Banks x 2M x 8Bit Synchronous DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HY57V64820HGLTP-55 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-6 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-7 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-8 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGLTP-H 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
主站蜘蛛池模板: 光山县| 图木舒克市| 太仓市| 昌平区| 新巴尔虎左旗| 手机| 扎囊县| 阿克苏市| 蓝山县| 遂昌县| 高雄县| 宜川县| 含山县| 德钦县| 乌拉特中旗| 寿阳县| 玉林市| 高邮市| 团风县| 钦州市| 三亚市| 家居| 大足县| 昌图县| 分宜县| 武宣县| 柞水县| 东乡| 疏勒县| 多伦县| 汤原县| 娱乐| 通海县| 凤凰县| 准格尔旗| 固安县| 平安县| 兰州市| 镇康县| 文安县| 鄯善县|