欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V64820HGT-55
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 2M x 8Bit Synchronous DRAM
中文描述: 8M X 8 SYNCHRONOUS DRAM, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數: 1/11頁
文件大小: 134K
代理商: HY57V64820HGT-55
HY57V64820HG
4 Banks x 2M x 8Bit Synchronous DRAM
This document is a general product description and is subject to change without notice.Hynix Semiconductor does not assume any responsibility for use
of circuits described. No patent licenses are implied.
Rev. 0.5/Sep. 02 1
DESCRIPTION
The Hynix HY57V64820HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which
require large memory density and high bandwidth. HY57V64820HG is organized as 4banks of 2,097,152x8.
HY57V64820HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro-
nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output
voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read
or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch
All inputs and outputs referenced to positive edge of sys-
tem clock
Data mask function by DQM
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V64820HGT-5/55/6/7
200/183/166/143MHz
Normal
4Banks x 2Mbits x8
LVTTL
400mil 54pin TSOP II
HY57V64820HGT-K
133MHz
HY57V64820HGT-H
133MHz
HY57V64820HGT-8
125MHz
HY57V64820HGT-P
100MHz
HY57V64820HGT-S
100MHz
HY57V64820HGLT-5/55/6/7
200/183/166/143MHz
Low power
HY57V64820HGLT-K
133MHz
HY57V64820HGLT-H
133MHz
HY57V64820HGLT-8
125MHz
HY57V64820HGLT-P
100MHz
HY57V64820HGLT-S
100MHz
相關PDF資料
PDF描述
HY57V64820HGT-6 CAP 1500PF 50V 10% X7R SMD-0603 T&R-7IN-PA NI-SN
HY57V64820HGT-7 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-8 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-H 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-K CSM, CER 100PF 50V 5% 060
相關代理商/技術參數
參數描述
HY57V64820HGT-6 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-7 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-8 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-H 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V64820HGT-K 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
主站蜘蛛池模板: 蓬溪县| 香格里拉县| 乌什县| 和政县| 盈江县| 石景山区| 特克斯县| 中卫市| 五指山市| 屏南县| 承德市| 墨脱县| 台安县| 阿克苏市| 合川市| 林甸县| 邓州市| 晋州市| 保康县| 美姑县| 共和县| 洮南市| 罗山县| 武冈市| 阳山县| 舞阳县| 平利县| 胶州市| 嫩江县| 根河市| 阜城县| 礼泉县| 浪卡子县| 浮梁县| 正镶白旗| 凤山县| 肥东县| 文山县| 淮阳县| 乌苏市| 深圳市|