欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V653220BTC-10P
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 512K x 32Bit Synchronous DRAM
中文描述: 2M X 32 SYNCHRONOUS DRAM, 6 ns, PDSO86
封裝: 0.400 X 0.875 INCH, 0.50 MM PITCH, TSOP2-86
文件頁數: 1/12頁
文件大小: 154K
代理商: HY57V653220BTC-10P
HY57V653220B
4 Banks x 512K x 32Bit Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev.1.6/Dec. 01 1
DESCRIPTION
The Hynix HY57V653220B is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the memory applications
which require wide data I/O and high bandwidth. HY57V653220B is organized as 4banks of 524,288x32.
HY57V653220B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and out-
puts are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very
high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write
cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count
sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate
command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined
design is not restricted by a `2N` rule.)
FEATURES
JEDEC standard 3.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 86pin TSOP-II with 0.5mm of
pin pitch
All inputs and outputs referenced to positive edge of
system clock
Data mask function by DQM0,1,2 and 3
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
Burst Read Single Write operation
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V653220BTC-5
200MHz
Normal
4Banks x 512Kbits
x32
LVTTL
400mil 86pin TSOP II
HY57V653220BTC-55
183MHz
HY57V653220BTC-6
166MHz
HY57V653220BTC-7
143MHz
HY57V653220BTC-8
125MHz
HY57V653220BTC-10P
100MHz
HY57V653220BTC-10
100MHz
相關PDF資料
PDF描述
HY57V653220BTC-5 4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-55 4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-6 4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-7 4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-8 4 Banks x 512K x 32Bit Synchronous DRAM
相關代理商/技術參數
參數描述
HY57V653220BTC-5 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-55 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-6 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 512K x 32Bit Synchronous DRAM
HY57V653220BTC-6I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x32 SDRAM
HY57V653220BTC-7 制造商:Hyundai 功能描述:SDRAM, 2M x 32, 86 Pin, Plastic, TSSOP
主站蜘蛛池模板: 张掖市| 偃师市| 津南区| 平南县| 宁强县| 普宁市| 丹东市| 吕梁市| 南汇区| 揭阳市| 开封市| 双牌县| 伊春市| 易门县| 韶山市| 桐乡市| 漠河县| 拉孜县| 定安县| 永新县| 榆树市| 兴隆县| 房产| 乐都县| 巴中市| 中阳县| 五华县| 江安县| 武山县| 中超| 涿鹿县| 黎城县| 和顺县| 都江堰市| 西丰县| 什邡市| 西宁市| 宁陵县| 兰坪| 长丰县| 富裕县|