欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HY57V658020BLTC-10S
廠商: HYNIX SEMICONDUCTOR INC
元件分類: DRAM
英文描述: 4 Banks x 2M x 8Bit Synchronous DRAM
中文描述: 8M X 8 SYNCHRONOUS DRAM, 6 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數: 1/12頁
文件大小: 146K
代理商: HY57V658020BLTC-10S
HY57V658020B
4 Banks x 2M x 8Bit Synchronous DRAM
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use
of circuits described. No patent licenses are implied.
Rev. 1.6/Nov. 01 1
DESCRIPTION
The Hynix HY57V658020B is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which
require large memory density and high bandwidth. HY57V658020B is organized as 4banks of 2,097,152x8.
HY57V658020B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchro-
nized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output
voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by
a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read
or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or
write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)
FEATURES
Single 3.3
±
0.3V power supply
All device pins are compatible with LVTTL interface
JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin
pitch
All inputs and outputs referenced to positive edge of sys-
tem clock
Data mask function by DQM
Internal four banks operation
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
Programmable CAS Latency ; 2, 3 Clocks
ORDERING INFORMATION
Part No.
Clock Frequency
Power
Organization
Interface
Package
HY57V658020BTC-75
133MHz
Normal
4Banks x 4Mbits x4
LVTTL
400mil 54pin TSOP II
HY57V658020BTC-8
125MHz
HY57V658020BTC-10P
100MHz
HY57V658020BTC-10S
100MHz
HY57V658020BTC-10
100MHz
HY57V658020BLTC-75
133MHz
Low power
HY57V658020BLTC-8
125MHz
HY57V658020BLTC-10P
100MHz
HY57V658020BLTC-10S
100MHz
HY57V658020BLTC-10
100MHz
相關PDF資料
PDF描述
HY57V658020BLTC-75 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V658020BLTC-8 CCAP 2.0PF +-.25 50V 0603
HY57V658020BTC-10 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V658020BTC-10P 4 Banks x 2M x 8Bit Synchronous DRAM
HY57V658020BTC-10S CAP CER NP0 22PF 50V 0603
相關代理商/技術參數
參數描述
HY57V658020BLTC-75 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V658020BLTC-8 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V658020BTC 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:8Mx8|3.3V|4K|H|SDR SDRAM - 64M
HY57V658020BTC-10 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
HY57V658020BTC-10P 制造商:HYNIX 制造商全稱:Hynix Semiconductor 功能描述:4 Banks x 2M x 8Bit Synchronous DRAM
主站蜘蛛池模板: 阜南县| 巴青县| 天柱县| 拉孜县| 色达县| 平南县| 辛集市| 玛纳斯县| 泾源县| 邻水| 平远县| 潜山县| 女性| 娱乐| 那坡县| 东宁县| 长顺县| 克山县| 潼关县| 西乌珠穆沁旗| 太谷县| 东明县| 瑞丽市| 福安市| 潼关县| 石泉县| 四平市| 新邵县| 察雅县| 巫山县| 怀仁县| 太湖县| 香港 | 阿瓦提县| 景谷| 吐鲁番市| 定西市| 四川省| 壶关县| 云阳县| 电白县|