欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ASM5P2304B-2H-08-ST
廠商: ALLIANCE SEMICONDUCTOR CORP
元件分類: 時鐘及定時
英文描述: 3.3V Zero Delay Buffer
中文描述: 2304 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
封裝: 0.150 INCH, SOIC-8
文件頁數: 1/13頁
文件大小: 376K
代理商: ASM5P2304B-2H-08-ST
September 2005
ASM5P2304B
rev 0.5
Alliance Semiconductor
2575 Augustine Drive
Santa Clara, CA Tel: 408.855.4900 Fax: 408.855.4999 www.alsc.com
Notice: The information in this document is subject to change without notice.
3.3V Zero Delay Buffer
Features
Zero input - output propagation delay, adjustable
by capacitive load on FBK input.
Multiple configurations - Refer “ASM5P2304B
Configurations Table”.
Input frequency range: 4MHz to 20MHz
Multiple low-skew outputs.
Output-output skew less than 200pS.
Device-device skew less than 500pS.
Two banks of four outputs.
Less than 200pS Cycle-to-Cycle jitter
(-1, -1H, -2, -2H).
Available in space saving, 8-pin 150 mil SOIC
Package.
3.3V operation.
Advanced 0.35 CMOS technology.
Industrial temperature available
.
Functional Description
ASM5P2304B is a versatile, 3.3V zero-delay buffer
designed
to
distribute
high-speed
clocks
in
PC,
workstation, datacom, telecom and other high-performance
applications. It is available in an 8 pin package. The part
has an on-chip PLL, which locks to an input clock,
presented on the REF pin. The PLL feedback is required to
be driven to FBK pin, and can be obtained from one of the
outputs.
The
input-to-output
propagation
delay
is
guaranteed to be less than 250pS, and the output-to-output
skew is guaranteed to be less than 200pS.
The ASM5P2304B has two banks of two outputs each.
Multiple ASM5P2304B devices can accept the same input
clock and distribute it. In this case the skew between the
outputs of the two devices is guaranteed to be less than
500pS.
The
ASM5P2304B
is
available
in
two
different
configurations (Refer “ASM5P2304B Configurations Table).
The ASM5P2304B-1 is the base part, where the output
frequencies equal the reference if there is no counter in the
feedback path. The ASM5P2304B-1H is the high-drive
version of the -1 and the rise and fall times on this device
are much faster. The ASM5P2304B-2 allows the user to
obtain REF and 1/2X or 2X frequencies on each output
bank. The exact configuration and output frequencies
depend on which output drives the feedback pin.
Block Diagram
/2
PLL
CLKA1
FBK
CLKA2
CLKB1
CLKB2
REF
Extra Divider (-2)
相關PDF資料
PDF描述
ASM5P2308A LM4051 Precision Micropower Shunt Voltage Reference; Package: SOT-23; No of Pins: 3
ASM5P2309NZ LM4125 Precision Micropower Low Dropout Voltage Reference; Package: SOT-23; No of Pins: 5
ASM5P23S04AF-1H-08-ST LM4125 Precision Micropower Low Dropout Voltage Reference; Package: SOT-23; No of Pins: 5
ASM5P23S04AG-1H-08-ST LM4125 Precision Micropower Low Dropout Voltage Reference; Package: SOT-23; No of Pins: 5
ASM5P23S04A LM4125 Precision Micropower Low Dropout Voltage Reference; Package: SOT-23; No of Pins: 5
相關代理商/技術參數
參數描述
ASM5P2304BF-1-08-SR 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V Zero Delay Buffer
ASM5P2304BF-1-08-ST 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V Zero Delay Buffer
ASM5P2304BF-1H-08-SR 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V Zero Delay Buffer
ASM5P2304BF-1H-08-ST 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V Zero Delay Buffer
ASM5P2304BF-2-08-SR 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V Zero Delay Buffer
主站蜘蛛池模板: 利川市| 曲靖市| 都兰县| 务川| 会昌县| 驻马店市| 通化市| 湟中县| 常熟市| 丰宁| 视频| 乌鲁木齐县| 漳平市| 普兰店市| 中宁县| 锦州市| 华容县| 石嘴山市| 舞阳县| 乌拉特中旗| 政和县| 改则县| 牡丹江市| 巴彦淖尔市| 安康市| 德格县| 上思县| 顺义区| 镇沅| 怀仁县| 固镇县| 新邵县| 山阳县| 县级市| 监利县| 永川市| 施秉县| 祁东县| 临颍县| 广德县| 台中县|