欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: ICS1524AMLF
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 1/24頁
文件大?。?/td> 0K
描述: IC CLK GEN SSTL_3/PECL 24-SOIC
產(chǎn)品變化通告: Product Discontinuation 09/Feb/2012
標(biāo)準(zhǔn)包裝: 31
類型: 時鐘/頻率合成器,時鐘發(fā)生器,扇出配送
PLL:
輸入: LVTTL,晶體
輸出: PECL,SSTL-3
電路數(shù): 1
比率 - 輸入:輸出: 1:4
差分 - 輸入:輸出: 無/是
頻率 - 最大: 250MHz
除法器/乘法器: 是/無
電源電壓: 3 V ~ 3.6 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 24-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 24-SOIC
包裝: 管件
其它名稱: 1524AMLF
Integrated
Circuit
Systems, Inc.
General Description
Features
ICS1524A
ICS1524A Rev F 05/13/10
Block Diagram
Dual Output Phase Controlled SSTL_3/PECL Clock Generator
Wide input frequency range
8 kHz to 100 MHz
250 MHz balanced PECL differential outputs
150 MHz single-ended SSTL_3 clock outputs
Dynamic Phase Adjust (DPA) for DPACLK
outputs
Software controlled phase adjustment
360
o Adjustment down to 1/64 clock
increments
External or internal loop filter selection
Uses 3.3 VDC Inputs are 5 volt tolerant.
I
2C-bus serial interface runs at either low speed
(100 kHz) or high speed (400 kHz).
Hardware and Software PLL Lock detection
The ICS1524A is a low-cost, very high-performance
frequency generator and phase controlled clock synthe-
sizer. It is perfectly suited to phase controlled clock
synthesis and distribution as well as line-locked and
genlocked applications.
The ICS1524A offers two channels of clock phase con-
trolled outputs; CLK and DPACLK. These two output
channels have both 250 MHz PECL differential and 150
MHz SSTL_3 single-ended output pins. The CLK output
channel has a fixed phase relationship to the PLL’s input
and the DPACLK uses the Dynamic Phase Adjust cir-
cuitry to allow control of the clock phase relative to input
signal.
Optionally, the CLK outputs can operate at half the clock
rate and phase aligned with the DPACLK channel, en-
abling deMUXing of multiplexed analog-to-digital
converters. The FUNC pin provides either the regener-
ated input from the phase-locked loop (PLL) divider
chain output or a re-synchronized and sharpened input
HSYNC.
The advanced PLL uses either its internal program-
mable feedback divider or an external divider and is
programmed by a standard I
2C-bus serial interface.
I
2
C-bus is a trademark of Philips Corporation.
ICS reserves the right to make changes in the device data identified in this
publication without further notice. ICS advises its customers to obtain the
latest version of all device data to verify that any information being relied
upon by the customer is current and accurate.
Applications
Generic Frequency Synthesis
LCD Monitors and Projectors
Genlocking Multiple Video Systems
HSYNC
OSC
IC
2
DPACLK+/-
FUNC
DPACLK
Loop
Filter
CLK+/-
CLK
Pin Configuration
24 Pin 300-mil SOIC
IC
S
1
5
2
4
A
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VDDD
VSSD
SDA
SCL
PDEN
EXTFB
HSYNC
EXTFIL
XFILRET
VDDA
VSSA
OSC
IREF
CLK+
(PECL)
C
VSSQ
VDDQ
CLK
(SSTL)
CLK
(SSTL)
FUNC
(SSTL)
LOCK/REF (SSTL)
ICADR
LK–
(PECL)
DPACLK+ (PECL)
DPACLK– (PECL)
DPA
2
相關(guān)PDF資料
PDF描述
VE-263-MY-F4 CONVERTER MOD DC/DC 24V 50W
VI-BWN-MV-F3 CONVERTER MOD DC/DC 18.5V 150W
VI-BWN-MV-F2 CONVERTER MOD DC/DC 18.5V 150W
VI-2WR-MY-F1 CONVERTER MOD DC/DC 7.5V 50W
SY100EL90VZG TR IC TRANSLATOR TRIPLE 20-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS1524AMLFT 功能描述:IC CLK GEN SSTL_3/PECL 24-SOIC RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類型:時鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無/無 頻率 - 最大:133.3MHz 除法器/乘法器:是/無 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
ICS1524AMT 功能描述:IC CLK GEN SSTL_3/PECL 24-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類型:時鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無/無 頻率 - 最大:133.3MHz 除法器/乘法器:是/無 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
ICS1524M 制造商:ICS 制造商全稱:ICS 功能描述:Dual Output Phase Controlled SSTL-3/PECL Clock Generator
ICS1524MT 制造商:ICS 制造商全稱:ICS 功能描述:Dual Output Phase Controlled SSTL-3/PECL Clock Generator
ICS1526 制造商:ICS 制造商全稱:ICS 功能描述:Video Clock Synthesizer
主站蜘蛛池模板: 乌拉特后旗| 增城市| 太原市| 灵丘县| 铜梁县| 呼伦贝尔市| 牟定县| 达拉特旗| 沾益县| 中宁县| 河南省| 田阳县| 始兴县| 玉屏| 广饶县| 西青区| 江山市| 蓝山县| 衡阳市| 吴川市| 淮南市| 宝坻区| 永兴县| 赤壁市| 南川市| 日喀则市| 从化市| 武川县| 江津市| 读书| 江都市| 理塘县| 和静县| 陵川县| 壶关县| 石楼县| 民权县| 邓州市| 扶沟县| 肃南| 汶川县|