欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ICS843002AKI-41LFT
廠商: IDT, Integrated Device Technology Inc
文件頁數: 1/24頁
文件大小: 0K
描述: IC SYNTHESIZER LVPECL 32-VFQFPN
標準包裝: 2,500
系列: HiPerClockS™, FemtoClock™
類型: 時鐘發生器,時鐘同步器,頻率變換器,抖動衰減器,多路復用器
PLL: 帶旁路
輸入: HCSL,LVCMOS,LVDS,LVHSTL,LVPECL,LVTTL,SSTL
輸出: LVPECL
電路數: 1
比率 - 輸入:輸出: 3:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 175MHz
除法器/乘法器: 是/是
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤
供應商設備封裝: 32-VFQFPN 裸露焊盤(4x4)
包裝: 帶卷 (TR)
其它名稱: 843002AKI-41LFT
700MHZ, FEMTOCLOCKTM VCXO BASED
SONET/SDH JITTER ATTENUATOR
ICS843002I-41
IDT / ICS VCXO BASED SONET/SDH JITTER ATTENUATOR
1
ICS843002AKI-41 REV. B
APRIL 7, 2009
General Description
The ICS843002I-41 is a member of the
HiperClockS family of high performance clock
solutions from IDT. The ICS843002I-41 is a PLL
based synchronous clock generator that is
optimized for SONET/SDH line card applications
where jitter attenuation and frequency translation is needed. The
device contains two internal PLL stages that are cascaded in
series. The first PLL stage uses a VCXO which is optimized to
provide reference clock jitter attenuation and to be jitter tolerant,
and to provide a stable reference clock for the 2nd PLL stage
(typically 19.44MHz). The second PLL stage provides additional
frequency multiplication (x32), and it maintains low output jitter by
using a low phase noise FemtoClockVCO. PLL multiplication
ratios are selected from internal lookup tables using device input
selection pins. The device performance and the PLL multiplication
ratios are optimized to support non-FEC (non-Forward Error
Correction) SONET/SDH applications with rates up to OC-48
(SONET) or STM-16 (SDH). The VCXO requires the use of an
external, inexpensive pullable crystal. VCXO PLL uses external
passive loop filter components which are used to optimize the PLL
loop bandwidth and damping characteristics for the given
line card application.
The ICS843002I-41 includes two clock input ports. Each one can
accept either a single-ended or differential input. Each input port
also includes an activity detector circuit, which reports input clock
activity through the LOR0 and LOR1 logic output pins. The two
input ports feed an input selection mux. “Hitless switching” is
accomplished through proper filter tuning. Jitter transfer and
wander characteristics are influenced by loop filter tuning, and
phase transient performance is influenced by both loop filter
tuning and alignment error between the two reference clocks.
Typical ICS843002I-41 configuration in SONET/SDH Systems:
VCXO 19.44MHz crystal
Loop bandwidth: 50Hz - 250Hz
Input Reference clock frequency selections:
19.44MHz, 38.88MHz, 77.76MHz, 155.52MHz, 311.04MHz,
622.08MHz
Output clock frequency selections:
19.44MHz, 77.76MHz, 155.52MHz, 311.04MHz, 622.08MHz,
Hi-Z
Features
Two Differential LVPECL outputs
Selectable CLKx, nCLKx differential input pairs
CLKx, nCLKx pairs can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL or
single-ended LVCMOS or LVTTL levels
Maximum output frequency: 700MHz
FemtoClock VCO frequency range: 560MHz - 700MHz
RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal
(12kHz to 20MHz): 0.81ps (typical)
Full 3.3V or mixed 3.3V core/2.5V output operating supply
-40°C to 85°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
Pin Assignment
ICS843002I-41
32-Lead VFQFN
5mm x 5mm x 0.925mm package body
K Package
Top View
HiPerClockS
ICS
9 10 11 12 13 14 15 16
32 31 30 29 28 27 26 25
1
2
3
4
5
6
7
8
24
23
22
21
20
19
18
17
LF1
LF0
ISET
VCC
CLK0
nCLK0
CLK_SEL
QA_SEL2
LOR0
LOR1
nc
VCCO_LVCMOS
VCCO_LVPECL
nQB
QB
VEE
QA_SEL1
QA_SEL0
QB_SEL2
QB_SEL1
QB_SEL0
V
CCA
QA
nQA
XTAL_OUT
R_SEL2
R_SEL1
R_SEL0
V
EE
CLK1
nCLK1
XTAL_IN
相關PDF資料
PDF描述
VE-B5M-MY-F2 CONVERTER MOD DC/DC 10V 50W
VE-20K-MY-F4 CONVERTER MOD DC/DC 40V 50W
VE-264-MW-F4 CONVERTER MOD DC/DC 48V 100W
VI-B6B-MV-F3 CONVERTER MOD DC/DC 95V 150W
MS27508E24F4S CONN RCPT 56POS BOX MNT W/SCKT
相關代理商/技術參數
參數描述
ICS843002AKI-41T 制造商:Integrated Device Technology Inc 功能描述:IC SYNTHESIZER LVPECL 32VFQFN
ICS843002AKI-72LF 功能描述:IC SYNTHESIZER LVPECL 32-VFQFPN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:HiPerClockS™, FemtoClock™ 標準包裝:27 系列:Precision Edge® 類型:頻率合成器 PLL:是 輸入:PECL,晶體 輸出:PECL 電路數:1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/是 頻率 - 最大:800MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 5.25 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC 包裝:管件
ICS843002AKI-72LFT 功能描述:IC SYNTHESIZER LVPECL 32-VFQFPN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:HiPerClockS™, FemtoClock™ 標準包裝:27 系列:Precision Edge® 類型:頻率合成器 PLL:是 輸入:PECL,晶體 輸出:PECL 電路數:1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/是 頻率 - 最大:800MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 5.25 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC 包裝:管件
ICS843002ALF 制造商:ICS 制造商全稱:ICS 功能描述:FEMTOCLOCKS⑩ CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER
ICS843002BY-31LF 功能描述:IC SYNTHESIZER LVPECL 64-TQFP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:HiPerClockS™, FemtoClock™ 標準包裝:27 系列:Precision Edge® 類型:頻率合成器 PLL:是 輸入:PECL,晶體 輸出:PECL 電路數:1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/是 頻率 - 最大:800MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 5.25 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應商設備封裝:28-SOIC 包裝:管件
主站蜘蛛池模板: 思南县| 东光县| 丽水市| 新田县| 普洱| 汶川县| 峨眉山市| 天峻县| 鄂托克前旗| 花莲县| 六枝特区| 饶平县| 常州市| 三原县| 安乡县| 嘉义县| 苍山县| 莎车县| 缙云县| 莱芜市| 瓮安县| 馆陶县| 清远市| 兴义市| 定安县| 丁青县| 城步| 桐城市| 颍上县| 湘乡市| 瑞昌市| 和平县| 漯河市| 林甸县| 长兴县| 综艺| 瓮安县| 枣强县| 云龙县| 辰溪县| 宁国市|