欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ICS91309FLF-T
英文描述: High performance Communication Buffer
中文描述: 高性能通信緩沖區
文件頁數: 1/9頁
文件大小: 106K
代理商: ICS91309FLF-T
Integrated
Circuit
Systems, Inc.
General Description
The
ICS91309
is a high performance, low skew, low jitter
zero delay buffer. It uses a phase lock loop (PLL)
technology to align, in both phase and frequency, the REF
input with the CLKOUT signal. It is designed to distribute
high speed clocks in communication systems operating
at speeds from 10 to 133 MHz.
Features
Zero input - output delay
Frequency range 10 - 133 MHz (3.3V)
5V tolerant input REF
High loop filter bandwidth ideal for Spread Spectrum
applications.
Less than 125 ps cycle to cycle Jitter
Skew controlled outputs
Available in 16 pin, 150 mil SSOP, SOIC & 4.40mm
TSSOP packages
Skew: Group-to-Group: <215 ps
Skew within Group: <100 ps
Commercial temperature range: 0°C to +70°C
ICS91309
0093G—02/11/04
Block Diagram
High Performance Communication Buffer
Pin Configuration
The
ICS91309
provides synchronization between the
input and output. The synchronization is established via
CLKOUT feed back to the input of the PLL. Since the skew
between the input and output is less than +/- 350 pS, the
part acts as a zero delay buffer.
ICS91309
has two banks of four outputs controlled by two
address lines. Depending on the selected address line,
bank B or both banks can be put in a tri-state mode. In this
mode, the PLL is still running and only the output buffers
are put in a high impedance mode. The test mode shuts
off the PLL and connects the input directly to the output
buffers (see table below for functionality).
ICS91309
comes in a 16-pin 150 mil SOIC, SSOP or
4.40mm TSSOP package. In the absence of REF input,
the device will enter a powerdown mode. In this mode, the
PLL is turned off and the output buffers are pulled low.
Power down mode provides the lowest power consumption
for a standby condition.
16 pin SSOP, SOIC & TSSOP
REF
CLKA1
CLKA2
VDD
GND
CLKB1
CLKB2
FS2
CLKOUT
CLKA4
CLKA3
VDD
GND
CLKB4
CLKB3
FS1
I
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
Functionality
FS2 FS1 CLKA(1:4) CLKB(1:4)
CLKOUT
Ouput
Source
PLL
PLL
PLL
Shutdown
N
N
0
0
0
1
Tristate
Driven
PLL
Bypass
Mode
Driven
Tristate
Tristate
Driven
Driven
PLL
Bypass
Mode
Driven
1
0
PLL Bypass
Mode
REF
Y
1
1
Driven
PLL
N
相關PDF資料
PDF描述
ICS91309GLF-T High performance Communication Buffer
ICS91309MLF-T High performance Communication Buffer
ICS9131-01CN16 32 KhZ Motherboard Frequency Generator
ICS9131 High-Performance Impact&lt;TM&gt; PAL&lt;R&gt; Circuits 24-CDIP -55 to 125
ICS9131-01CS16 32 KhZ Motherboard Frequency Generator
相關代理商/技術參數
參數描述
ICS91309GLF-T 制造商:ICS 制造商全稱:ICS 功能描述:High performance Communication Buffer
ICS91309MLF-T 制造商:ICS 制造商全稱:ICS 功能描述:High performance Communication Buffer
ICS9131 制造商:ICS 制造商全稱:ICS 功能描述:32 KhZ Motherboard Frequency Generator
ICS9131-01CM 制造商:未知廠家 制造商全稱:未知廠家 功能描述:CPU System Clock Generator
ICS9131-01CN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:CPU System Clock Generator
主站蜘蛛池模板: 梧州市| 万安县| 大宁县| 额尔古纳市| 明水县| 曲松县| 前郭尔| 丰镇市| 汪清县| 顺平县| 改则县| 黄平县| 陆河县| 广德县| 航空| 台南市| 西林县| 芦溪县| 邢台县| 林芝县| 钦州市| 上高县| 石屏县| 巫溪县| 淮阳县| 乳源| 抚顺县| 九江市| 牙克石市| 青岛市| 阿鲁科尔沁旗| 浙江省| 蓬安县| 潮州市| 蓬莱市| 友谊县| 区。| 屯昌县| 吴川市| 静安区| 灵丘县|