欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: ICS9214DGLF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘及定時
英文描述: 9214 SERIES, PLL BASED CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
封裝: 0.173 INCH, 0.65 MM PITCH, LEAD FREE, MO-153, TSSOP-28
文件頁數(shù): 1/18頁
文件大小: 310K
代理商: ICS9214DGLF
Integrated
Circuit
Systems, Inc.
ICS9214
0809E–11/17/06
Block Diagram
Rambus
TM
XDR
TM
Clock Generator
The ICS9214 clock generator provides the necessary clock
signals to support the Rambus XDR
TM memory subsystem
and Redwood logic interface. The clock source is a reference
clock that may or may not be modulated for spread spectrum.
The ICS9214 provides 4 differential clock pairs in a space
saving 28-pin TSSOP package and provides an off-the-shelf
high-performance interface solution.
Figure 1 shows the major components of the ICS9214 XDR
Clock Generator.
These include the a PLL, a Bypass
Multiplexer and four differential output buffers. The outputs
can be disabled by a logic low on the OE pin. An output is
enabled by the combination of the OE pin being high, and 1
in its SMBus Output control register bit.
The PLL receives a reference clock, CLK_INT/C and outputs
a clock signal at a frequency equal to the input frequency
times a multiplier. Table 2 shows the multipliers selectable
via the SMBus interface. This clock signal is then fed to the
differential output buffers to drive the enabled clocks. Disabled
outputs are set to Hi-Z. The Bypass mode routes the input
clock, CLK_INT/C, directly to the differential output buffers,
bypassing the PLL.
Up to four ICS9214 devices can be cascaded on the same
SMBus. Table 3 shows the SMBus addressing and control for
the four devices.
400 – 500 MHz clock source
4 open-drain differential output drives with short term
jitter < 40ps
Spread spectrum compatible
Reference clock is differential or single-ended, 100 or
133 MHz
SMBus programmability for:
- frequency multiplier
- output enable
- operating mode
Supports frequency multipliers of: 3, 4, 5, 6, 8,
9/2,
15/2 and 15/4
Support systems where XDR subsystem is
asynchronous to other system clocks
2.5V power supply
PLL
Bypass
MUX
RegA
RegB
RegC
RegD
CLK_INT
CLK_INC
SMBCLK
OE
BYPASS#/PLL
SMBDAT SMB_A0 SMB_A1
ODCLK_C3
ODCLK_T3
ODCLK_C2
ODCLK_T2
ODCLK_C1
ODCLK_T1
ODCLK_C0
ODCLK_T0
AVDD2.5
1
28 VDD2.5
AGND
2
27 ODCLK_T0
IREFY
3
26 ODCLK_C0
AGND
4
25 GND
CLK_INT
5
24 ODCLK_T1
CLK_INC
6
23 ODCLK_C1
VDD2.5
7
22 VDD2.5
GND
8
21 GND
SMBCLK
9
20 ODCLK_T2
SMBDAT 10
19 ODCLK_C2
OE 11
18 GND
SMB_A0 12
17 ODCLK_T3
SMB_A1 13
16 ODCLK_C3
BYPASS#/PLL 14
15 VDD2.5
IC
S
921
4
Pin Configuration
28-Pin 4.4mm TSSOP
General Description
Features
相關(guān)PDF資料
PDF描述
ICS95V857AH-T 95V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA56
ICS9112AM-16LFT 9112 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
ICS9112AM-27LFT 9112 SERIES, LOW SKEW CLOCK DRIVER, 4 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
I74F657D,112 F/FAST SERIES, 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO24
ICS95V857ALILF-T PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS9214DGLFT 功能描述:IC CLOCK GEN RAMBUS XDR 28-TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
ICS9214YGLF-T 制造商:ICS 制造商全稱:ICS 功能描述:Rambus XDR Clock Generator
ICS9219 制造商:ICS 制造商全稱:ICS 功能描述:Direct Rambus Clock Generator Lite
ICS9219YGLF-T 制造商:ICS 制造商全稱:ICS 功能描述:Direct Rambus Clock Generator Lite
ICS9220 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:Programmable RambusTM XDRTM Clock Generator
主站蜘蛛池模板: 甘泉县| 高台县| 栾川县| 华坪县| 壶关县| 铁力市| 漳州市| 江阴市| 闽清县| 比如县| 昌乐县| 建昌县| 西昌市| 上高县| 永胜县| 新乐市| 孝昌县| 红河县| 双辽市| 蚌埠市| 天全县| 平南县| 万宁市| 巴青县| 贵州省| 营山县| 永顺县| 凤山县| 渑池县| 鄱阳县| 玉屏| 柞水县| 宜良县| 缙云县| 潜山县| 洛隆县| 太湖县| 得荣县| 博客| 田阳县| 宝鸡市|