欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ICS98UAE877AHLFT
廠商: IDT, Integrated Device Technology Inc
文件頁數: 1/16頁
文件大小: 0K
描述: IC CLOCK DRIVER 1.8V LP 52-BGA
產品變化通告: Product Discontinuation 09/Dec/2011
標準包裝: 2,500
類型: 時鐘緩沖器/驅動器,零延遲緩沖器,多路復用器
PLL:
主要目的: 存儲器,DDR2
輸入: 時鐘
輸出: 時鐘
電路數: 1
比率 - 輸入:輸出: 1:10
差分 - 輸入:輸出: 是/是
頻率 - 最大: 410MHz
電源電壓: 1.425 V ~ 1.575 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 52-VFBGA
供應商設備封裝: 52-CABGA(4.5x7.0)
包裝: 帶卷 (TR)
其它名稱: 98UAE877AHLFT
DATASHEET
1.5V LOW-POWER WIDE-RANGE FREQUENCY CLOCK DRIVER
ICS98UAE877A
1.5V LOW-POWER WIDE-RANGE FREQUENCY CLOCK DRIVER
1
ICS98UAE877A
7181/3
Description
The PLL clock buffer, ICS98UAE877A, is designed for a
VDDQ of 1.5V, an AVDD of 1.5V and differential data input
and output levels.
ICS98UAE877A is a zero delay buffer that distributes a
differential clock input pair (CLK_INT, CLK_INC) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and
one differential pair feedback clock outputs (FB_OUTT,
FBOUTC). The clock outputs are controlled by the input
clocks (CLK_INT, CLK_INC), the feedback clocks (FB_INT,
FB_INC), the LVCMOS program pins (OE, OS) and the
Analog Power input (AVDD). When OE is low, the outputs
(except FB_OUTT/FB_OUTC) are disabled while the
internal PLL continues to maintain its locked-in frequency.
OS (Output Select) is a program pin that must be tied to
GND or VDDQ. When OS is high, OE will function as
described above. When OS is low, OE has no effect on
CLKT7/CLKC7 (they are free running in addition to
FB_OUTT/FB_OUTC). When AVDD is grounded, the PLL is
turned off and bypassed for test purposes.
When both clock signals (CLK_INT, CLK_INC) are logic
low, the device will enter a low power mode. An input logic
detection circuit on the differential inputs, independent from
the input buffers, will detect the logic low level and perform
a low power state where all outputs, the feedback and the
PLL are OFF. When the inputs transition from both being
logic low to being differential signals, the PLL will be turned
back on, the inputs and outputs will be enabled and the PLL
will obtain phase lock between the feedback clock pair
(FB_INT, FB_INC) and the input clock pair (CLK_INT,
CLK_INC) within the specified stabilization time tSTAB.
The PLL in ICS98UAE877A clock driver uses the input
clocks (CLK_INT, CLK_INC) and the feedback clocks
(FB_INT, FB_INC) to provide high-performance, low-skew,
low-jitter output differential clocks (CLKT[0:9], CLKC[0:9]).
ICS98UAE877A is also able to track Spread Spectrum
Clocking (SSC) for reduced EMI.
ICS98UAE877A is available in Commercial Temperature
Range (0°C to 70°C) and Industrial Temperature Range
(-40°C to +85°C). See Ordering Information for details
Features
Low skew, low jitter PLL clock driver
1 to 10 differential clock distribution
Feedback pins for input to output synchronization
Spread Spectrum tolerant inputs
Auto PD when input signal is at a certain logic state
Available in 52-ball VFBGA and a 40-pin MLF
Applications
DDR2 Memory Modules / Zero Delay Board Fan Out
Provides complete DDR DIMM solution with
IDT74SSTUAE32xxx family
Switching Characteristics
Period jitter:
40ps (DDR2-400/533)
30ps (DDR2-667)
Half-period jitter:
60ps (DDR2-400/533)
50ps (DDR2-667)
Output-Output Skew 40ps (DDR2-400/533)
30ps (DDR2-667)
Cycle-Cycle Jitter
40ps
相關PDF資料
PDF描述
ICS9DB202CFLF IC JITTER ATTENUATOR 20-SSOP
ICS9DB202CK-01LFT IC JITTER ATTENUATOR 32-VFQFPN
ICS9DB206CLLF IC JITTER ATTENUATOR 28-TSSOP
ICS9DB306BLLFT IC JITTER ATTENUATOR 28-TSSOP
ICS9E4101AFILFT IC TIMING CTRL HUB PROG 56SSOP
相關代理商/技術參數
參數描述
ICS98ULPA877AH 功能描述:IC CLOCK DRIVER 1.8V LP 52-BGA RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:28 系列:- 類型:時鐘/頻率發生器 PLL:是 主要目的:Intel CPU 服務器 輸入:時鐘 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應商設備封裝:64-TSSOP 包裝:管件
ICS98ULPA877AHI 功能描述:IC CLOCK DRIVER 1.8V LP 52-BGA RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:28 系列:- 類型:時鐘/頻率發生器 PLL:是 主要目的:Intel CPU 服務器 輸入:時鐘 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應商設備封裝:64-TSSOP 包裝:管件
ICS98ULPA877AHILF 制造商:Integrated Device Technology Inc 功能描述:IC CLK DVR DDR-II PLL 52BGA 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK DRIVER 1.8V LP 52-BGA
ICS98ULPA877AHILFT 制造商:Integrated Device Technology Inc 功能描述:IC CLK DVR DDR-II PLL 52BGA 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK DRIVER 1.8V LP 52-BGA
ICS98ULPA877AHIT 功能描述:IC CLOCK DRIVER 1.8V LP 52-BGA RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:28 系列:- 類型:時鐘/頻率發生器 PLL:是 主要目的:Intel CPU 服務器 輸入:時鐘 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應商設備封裝:64-TSSOP 包裝:管件
主站蜘蛛池模板: 大丰市| 荃湾区| 右玉县| 托克逊县| 东台市| 黎平县| 玛曲县| 建昌县| 漠河县| 凤城市| 宁武县| 印江| 岗巴县| 荣成市| 南丰县| 沁水县| 华宁县| 栖霞市| 荃湾区| 建阳市| 高台县| 修水县| 景洪市| 齐齐哈尔市| 保康县| 灵台县| 新闻| 东海县| 南充市| 苗栗市| 锡林浩特市| 鹤庆县| 和田县| 井陉县| 闽清县| 泰安市| 淮滨县| 申扎县| 开远市| 青州市| 苏尼特左旗|