欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: IDT2308A-2PG
廠商: Integrated Device Technology, Inc.
英文描述: 3.3V ZERO DELAY CLOCK MULTIPLIER
中文描述: 3.3零延遲時鐘倍頻
文件頁數: 1/10頁
文件大小: 79K
代理商: IDT2308A-2PG
1
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY CLOCK
MULTIPLIER
IDT2308A
3.3V ZERO DELAY CLOCK MULTIPLIER
J ULY 2004
2004 Integrated Device Technology, Inc.
DSC 6587/8
c
COMMERCIAL AND INDUS T RIAL T EMPERAT URE RANGES
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FEATURES:
Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
Distributes one clock input to two banks of four outputs
Separate output enable for each output bank
External feedback (FBK) pin is used to synchronize the outputs
to the clock input
Output Skew <200 ps
Low jitter <200 ps cycle-to-cycle
1x, 2x, 4x output options (see table):
– IDT2308A-1 1x
– IDT2308A-2 1x, 2x
– IDT2308A-3 2x, 4x
– IDT2308A-4 2x
– IDT2308A-1H and -2H for High Drive
No external RC network required
Operates at 3.3V V
DD
Available in SOIC and TSSOP packages
FUNCTIONAL BLOCK DIAGRAM
DESCRIPTION:
The IDT2308A is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incomng
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2308A has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for systemtesting purposes. In the absence of an
input clock, the IDT2308A enters power down. In this mode, the device will
draw less than 12μA for Commercial Temperature range and less than 25μA
for Industrial temperature range, and the outputs are tri-stated.
The IDT2308A is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT2308A is characterized for both Industrial and Commercial opera-
tion.
IDT2308A
PLL
S1
2
14
15
3
CLKA1
CLKA2
CLKA3
CLKA4
6
10
11
CLKB1
CLKB2
CLKB3
CLKB4
9
FBK
16
Control
Logic
7
8
1
REF
S2
(-2, -3)
(-3, -4)
2
2
相關PDF資料
PDF描述
IDT2308A-2PGG 3.3V ZERO DELAY CLOCK MULTIPLIER
IDT2309A-1HPGI 3.3V ZERO DELAY CLOCK BUFFER
IDT2309A-1PGGI 3.3V ZERO DELAY CLOCK BUFFER
IDT2309A 3.3V ZERO DELAY CLOCK BUFFER
IDT2309A-1PG 3.3V ZERO DELAY CLOCK BUFFER
相關代理商/技術參數
參數描述
IDT2308A-2PGG 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:3.3V ZERO DELAY CLOCK MULTIPLIER
IDT2308A-2PGGI 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:3.3V ZERO DELAY CLOCK MULTIPLIER
IDT2308A-2PGI 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:3.3V ZERO DELAY CLOCK MULTIPLIER
IDT2308A-3 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:3.3V ZERO DELAY CLOCK MULTIPLIER
IDT2308A-3DC 功能描述:IC CLOCK MULT ZD STD DRV 16-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 產品變化通告:Product Discontinuation 04/May/2011 標準包裝:96 系列:- 類型:時鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數:1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無/無 頻率 - 最大:133.3MHz 除法器/乘法器:是/無 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
主站蜘蛛池模板: 武城县| 绥芬河市| 馆陶县| 白沙| 通河县| 兴化市| 西林县| 新平| 宜兰市| 广河县| 阳春市| 虹口区| 马龙县| 新郑市| 连南| 武陟县| 香河县| 卢氏县| 石门县| 灵武市| 安达市| 饶平县| 定西市| 彭水| 辛集市| 乌拉特后旗| 达州市| 大英县| 石屏县| 石渠县| 贞丰县| 南漳县| 平邑县| 深水埗区| 台北县| 郧西县| 清原| 阳新县| 财经| 绥宁县| 哈巴河县|