欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: IDT5V2528PGI
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘及定時
英文描述: 2.5V / 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER
中文描述: 5V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
封裝: TSSOP-28
文件頁數: 1/7頁
文件大小: 61K
代理商: IDT5V2528PGI
1
INDUSTRIAL TEMPERATURE RANGE
IDT5V2528/A
IDT5V2528/A
2.5 / 3.3V PHASE-LOCK LOOP CLOCK DRIVER
J UNE 2003
2002 Integrated Device Technology, Inc.
DSC 5971/11
c
INDUS T RIAL T E MPE RAT URE RANGE
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FEATURES:
Operates at 3.3V V
DD
/AV
DD
and 2.5V/3.3V V
DDQ
1:10 fanout
3-level inputs for output control
External feedback (FBIN) pin is used to synchronize the
outputs to the clock input signal
No external RC network required for PLL loop stability
Configurable 2.5V or 3.3V LVTTL outputs
t
PD
Phase Error at 100MHz to 166MHz: ±150ps
Jitter (peak-to-peak) at 133MHz and 166MHz: ±75ps
Spread spectrum compatible
Operating Frequency:
Std: 25MHz to 140MHz
A: 25MHz to 167MHz
Available in TSSOP package
FUNCTIONAL BLOCK DIAGRAM
DESCRIPTION:
The IDT5V2528 is a high performance, low-skew, low-jitter, phase-lock
loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency
and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
2.5V / 3.3V PHASE-LOCK
LOOP CLOCK DRIVER
ZERO DELAY BUFFER
19
Y1, V
DD
pin 21
PLL
3
24
17
16
26
TY0, V
DDQ
pin 4
13
10
20
12
Y0, V
DD
pin 21
6
7
5
AV
DD
FBIN
CLK
G_Ctrl
28
22
FBOUT, V
DD
pin 21
T_Ctrl
1
MODE
SELECT
TY1, V
DDQ
pin 25
TY2, V
DDQ
pin 25
TY3, V
DDQ
pin 15
TY4, V
DDQ
pin 15
TY5, V
DDQ
pin 11
TY6, V
DDQ
pin 11
TY7, V
DDQ
pin 11
The IDT5V2528 inputs, PLL core, Y
0
, Y
1
, and FB
OUT
buffers operate from
the 3.3V V
DD
and AV
DD
power supply pins.
One bank of ten outputs provide low-skew, low-jitter copies of CLK. Of
the ten outputs, up to seven may be configured for 2.5V or 3.3V LVTTL
outputs. The number of 2.5V outputs is controlled by 3-level input signals
G_Ctrl and T_Ctrl, and by connecting the appropriate V
DDQ
pins to 2.5V or
3.3V. The 3-level input signals may be hard-wired to high-md-low levels.
Output signal duty cycles are adjusted to 50 percent, independent of the duty
cycle at CLK. The outputs can be enabled or disabled via the G_Ctrl input.
When the G_Ctrl input is md or high, the outputs switch in phase and
frequency with CLK; when the G_Ctrl is low, all outputs (except FB
OUT
) are
disabled to the logic-low state.
Unlike many products containing PLLs, the IDT5V2528 does not require
external RC networks. The loop filter for the PLL is included on-chip,
mnimzing component count, board space, and cost.
Because it is based on PLL circuitry, the IDT5V2528 requires a
stabilization time to achieve phase lock of the feedback signal to the
reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as
following any changes to the PLL reference or feedback signals. The PLL
can be bypassed for test purposes by strapping AV
DD
to ground.
相關PDF資料
PDF描述
IDT5V2528 2.5V / 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER
IDT5V2528APGG 2.5V / 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER
IDT5V2528APGGI 2.5V / 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER
IDT5V2528APGI 2.5V / 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER
IDT5V925QGI CONNECTOR ACCESSORY
相關代理商/技術參數
參數描述
IDT5V30022DCG 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK BUFFER ZD 2.5V 8SOIC
IDT5V30022DCG8 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK BUFFER ZD 2.5V 8SOIC
IDT5V40501DCG 功能描述:IC CLK GEN PLL 160MHZ 8SOIC RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:LOCO™ 標準包裝:2,000 系列:- 類型:PLL 時鐘發生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
IDT5V40501DVG 功能描述:IC CLK GEN PLL 160MHZ 8TSSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:LOCO™ 標準包裝:2,000 系列:- 類型:PLL 時鐘發生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
IDT5V41064NLG 功能描述:IC CLK GEN 1:1 16QFN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:PCI Express® (PCIe) 標準包裝:1 系列:- 類型:時鐘/頻率發生器,多路復用器 PLL:是 主要目的:存儲器,RDRAM 輸入:晶體 輸出:LVCMOS 電路數:1 比率 - 輸入:輸出:1:2 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:Digi-Reel® 其它名稱:296-6719-6
主站蜘蛛池模板: 普安县| 华坪县| 西乡县| 博客| 利辛县| 常德市| 清涧县| 简阳市| 崇礼县| 屯留县| 泾源县| 五家渠市| 丹棱县| 界首市| 宣武区| 宣汉县| 丹阳市| 焉耆| 宿迁市| 林芝县| 江西省| 新津县| 乌拉特中旗| 滁州市| 九龙坡区| 常山县| 云阳县| 江津市| 个旧市| 鹤岗市| 沁阳市| 桂平市| 湟中县| 东城区| 连山| 阿合奇县| 体育| 建水县| 崇左市| 长宁区| 冀州市|