欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: IDTCV105EPVG8
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 1/21頁
文件大小: 0K
描述: IC CLK GEN DESKTOP PC 48-SSOP
標(biāo)準(zhǔn)包裝: 1,000
類型: 時鐘/頻率發(fā)生器
PLL:
主要目的: SATA CPU
輸入: 晶體
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:21
差分 - 輸入:輸出: 無/是
頻率 - 最大: 533MHz
電源電壓: 3.135 V ~ 3.465 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 48-BSSOP(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 48-SSOP
包裝: 帶卷 (TR)
其它名稱: CV105EPVG8
COMMERCIALTEMPERATURERANGE
IDTCV105E
CLOCKGENERATORFORDESKTOPPCPLATFORMS
1
JANUARY 2004
IDTCV105E
COMMERCIAL TEMPERATURE RANGE
CLOCK GENERATOR FOR
DESKTOP PC PLATFORMS
XTAL
Osc Amp
SM Bus
Controller
Watch Dog
Timer
Control
Logic
CPU CLK
Output Buffers
3V66/PCI
Output Buffers
SRC CLK
Output Buffer
48MHz
Output Buffer
X1
X2
SDATA
SCLK
VTT_PWRGD
FS[1:0]
SEL24_48#
IREF
CPU[1:0]
CPU_ITP
REF 1.0
PCI[5:0], PCIF[2:0]
3V66[3:0]
SRC
48MHz[1:0]
PLL3
SSC
PLL4
PLL1
SSC
EasyN
Programming
PLL2
SSC
EasyN
Programming
RESET#
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
2004 Integrated Device Technology, Inc.
DSC-6392/14
FEATURES:
4 PLL architecture
Linear frequency programming
Independent frequency programming and SSC control
Band-gap circuit for differential output
High power-noise rejection ratio
66MHz to 533MHz CPU frequency
VCO frequency up to 1.1G
Support index block read/write, single cycle index block read
Programmable REF, 3V66, PCI, 48MHz I/O drive strength
Programmable 3V66 and PCI Skew
Available in SSOP package
FUNCTIONAL BLOCK DIAGRAM
DESCRIPTION:
IDTCV105E is a 48 pin clock generation device for desktop PC platforms.
ThischipincorporatesfourPLLstoallowindependentgenerationofCPU,AGP/
PCI, SRC, and 48MHz clocks. The dedicated PLL for Serial ATA clock
provides high accuracy frequency. This device also implements Band-gap
referenced IREF to reduce the impact of VDD variation on differential outputs,
which can provide more robust system performance.
Static PLL frequency divide error can be as low as 36 ppm, providing high
accuracy output clock. Each CPU, AGP/PCI, SRC clock has its own Spread
Spectrumselection.
KEY SPECIFICATION:
CPU/SRC CLK cycle to cycle jitter < 125ps
SATA CLK cycle to cycle jitter < 125ps
PCI CLK cycle to cycle jitter < 250ps
Static PLL frequency divide error as low as 36 ppm
OUTPUTTABLE
CPU (Pair)
3V66
3V66/VCH
PCI
PCIF
REF
48MHz
24 - 48MHz
SRC (Pair)
Reset#
33
1
6
322
0
1
相關(guān)PDF資料
PDF描述
IDTCV110NPVG IC FLEXPC CLK PROGR P4 56-SSOP
IDTCV115-2PVG IC FLEXPC CLK PROGR P4 56-TSSOP
IDTCV115FPVG IC FLEXPC CLK PROGR P4 56-SSOP
IDTCV119EPVG8 IC CLK GEN DESKTOP PC 48-SSOP
IDTCV133PAG IC FLEXPC CLK PROGR P4 56-TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDTCV107E 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CLOCK GENERATOR FOR DESKTOP PC PLATFORMS
IDTCV107EPVG 功能描述:IC CLK GEN DESKTOP PC 48-SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
IDTCV107EPVG8 功能描述:IC CLK GEN DESKTOP PC 48-SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
IDTCV109E 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CLOCK GENERATOR FOR DESKTOP PC PLATFORMS
IDTCV109EPV 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:CLOCK GENERATOR FOR DESKTOP PC PLATFORMS
主站蜘蛛池模板: 嵊泗县| 镇宁| 伊春市| 博爱县| 都江堰市| 湖州市| 淮滨县| 淄博市| 青浦区| 阿勒泰市| 麻阳| 兰溪市| 贵南县| 汝城县| 保德县| 泸定县| 平乡县| 长沙市| 古交市| 义马市| 银川市| 天镇县| 左权县| 枣庄市| 章丘市| 崇左市| 福贡县| 连山| 阿拉尔市| 博野县| 外汇| 治多县| 会泽县| 惠东县| 玉山县| 海门市| 镇宁| 南雄市| 怀柔区| 山丹县| 滨州市|