欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: IS61S6432
廠商: Integrated Silicon Solution, Inc.
英文描述: 64K x 32 Synchronous Pipelined SRAM(64K x 32 同步流水線靜態(tài)RAM)
中文描述: 64K的同步流水線× 32的SRAM(64K的× 32同步流水線靜態(tài)內(nèi)存)
文件頁數(shù): 1/19頁
文件大?。?/td> 206K
代理商: IS61S6432
IS61S6432
IS61S6432
64K x 32 SYNCHRONOUS
PIPELINE STATIC RAM
Integrated Silicon Solution, Inc. 1-800-379-4774
PRELIMINARY
SR009-1H
07/29/98
1
This document contains PRELIMINARY data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We
assume no responsibility for any errors which may appear in this publication. Copyright 1998, Integrated Silicon Solution, Inc.
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Pentium or linear burst sequence control using
MODE input
Three chip enables for simple depth expansion
and address pipelining
Common data inputs and data outputs
Power-down control by ZZ input
JEDEC 100-Pin TQFP and PQFP package
Single +3.3V power supply
Two Clock enables and one Clock disable to
eliminate multiple bank bus contention
Control pins mode upon power-up:
– MODE in interleave burst mode
– ZZ in normal operation mode
These control pins can be connected to GNDQ
or VCCQ to alter their power-up state
Industrial temperature available
DESCRIPTION
The
ISSI
IS61S6432 is a high-speed, low-power
synchronous static RAM designed to provide a burstable,
high-performance, secondary cache for the Pentium,
680X0, and PowerPC microprocessors. It is organized
as 65,536 words by 32 bits, fabricated with
ISSI
's advanced
CMOS technology. The device integrates a 2-bit burst
counter, high-speed SRAM core, and high-drive capability
outputs into a single monolithic circuit. All synchronous
inputs pass through registers controlled by a positive-edge-
triggered single clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be from one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
BW1
controls DQ1-DQ8,
BW2
controls DQ9-DQ16,
BW3
controls DQ17-DQ24,
BW4
controls DQ25-DQ32,
conditioned by
BWE
being LOW. A LOW on
GW
input would
cause all bytes to be written.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally by the IS61S6432 and controlled by the
ADV
(burst address advance) input pin.
Asynchronous signals include output enable (
OE
), sleep
mode input (ZZ), clock (CLK) and burst mode input (MODE).
A HIGH input on the ZZ pin puts the SRAM in the power-
down state. When ZZ is pulled LOW (or no connect), the
SRAM normally operates after three cycles of the wake-up
period. A LOW input, i.e., GND
Q
, on MODE pin selects
LINEAR Burst. A V
CCQ
(or no connect) on MODE pin selects
INTERLEAVED Burst.
PRELIMINARY
JULY 1998
FAST ACCESS TIME
Symbol
Parameter
-200
(1)
-166
-133
-117
-5
-6
-7
-8
Unit
t
KQ
CLK Access Time
4
5
5
5
5
6
7
8
ns
t
KC
Cycle Time
5
6
7.5
8.5
10
12
13
15
ns
Frequency
200
166
133
117
100
83
75
66
MHz
Note:
1. ADVANCE INFORMATION ONLY.
ISSI
相關(guān)PDF資料
PDF描述
IS61SF12836 128K x 32, 128K x 36 SYNCHRONOUS FLOW-THROUGH STATIC RAM
IS61SF12832 128K x 32, 128K x 36 SYNCHRONOUS FLOW-THROUGH STATIC RAM
IS61SF12832-10B 128K x 32, 128K x 36 SYNCHRONOUS FLOW-THROUGH STATIC RAM
IS61SF12832-10TQ 128K x 32, 128K x 36 SYNCHRONOUS FLOW-THROUGH STATIC RAM
IS61SF12832-10TQI 128K x 32, 128K x 36 SYNCHRONOUS FLOW-THROUGH STATIC RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IS61S6432-117TQ 制造商:Integrated Silicon Solution Inc 功能描述:64K X 32 CACHE SRAM, 5 ns, PQFP100
IS61S64325PQ 制造商:Integrated Silicon Solution Inc 功能描述:
IS61S6432-5PQ 制造商:Integrated Silicon Solution Inc 功能描述:SRAM Chip Sync Single 3.3V 2M-Bit 64K x 32 5ns 100-Pin PQFP
IS61SF12832-8.5TQ 制造商:Integrated Silicon Solution Inc 功能描述:
IS61SF25618-8.5TQI 制造商:Integrated Silicon Solution Inc 功能描述:SRAM Chip Sync Single 3.3V 4.5M-Bit 256K x 18 8.5ns 100-Pin TQFP
主站蜘蛛池模板: 宜州市| 张家川| 家居| 休宁县| 城市| 炎陵县| 交口县| 太和县| 闽清县| 清徐县| 峨山| 偃师市| 台东县| 庆云县| 阿拉尔市| 仲巴县| 东丰县| 南江县| 宜兰市| 安溪县| 绵阳市| 工布江达县| 专栏| 兰州市| 南皮县| 盐山县| 香河县| 读书| 图木舒克市| 嘉义县| 三都| 黔南| 佛山市| 嘉鱼县| 凤台县| 江西省| 罗源县| 旬阳县| 峡江县| 扎鲁特旗| 永寿县|