欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ISPLSI2096VL-135LT128
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: PLD
英文描述: 2.5V In-System Programmable SuperFAST⑩ High Density PLD
中文描述: EE PLD, 10 ns, PQFP128
封裝: TQFP-128
文件頁數: 1/11頁
文件大?。?/td> 142K
代理商: ISPLSI2096VL-135LT128
ispLSI
2.5V In-System Programmable
SuperFAST High Density PLD
2096VL
2096vl_02
1
Features
SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC
— 4000 PLD Gates
— 96 I/O Pins, Six Dedicated Inputs
— 96 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100% Functional, JEDEC and Pinout Compatible
with ispLSI 2096V and 2096VE Devices
2.5V LOW VOLTAGE 2096 ARCHITECTURE
— Interfaces with Standard 3.3V Devices (Inputs and
I/Os are 3.3V Tolerant)
— 85 mA Typical Active Current
HIGH PERFORMANCE E
2
CMOS
TECHNOLOGY
f
max
= 165 MHz Maximum Operating Frequency
t
pd
= 5.5 ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
IN-SYSTEM PROGRAMMABLE
— 2.5V In-System Programmability (ISP) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of
Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
ispDesignEXPERT – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER
— PC and UNIX Platforms
Description
The ispLSI 2096VL is a High Density Programmable
Logic Device containing 96 Registers, six Dedicated
Input pins, three Dedicated Clock Input pins, two dedi-
cated Global OE input pins and a Global Routing Pool
(GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 2096VL fea-
tures in-system programmability through the Boundary
Scan Test Access Port (TAP) and is 100% IEEE 1149.1
Boundary Scan Testable. The ispLSI 2096VL offers non-
volatile reprogrammability of the logic, as well as the
interconnect to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 2096VL device is the
Generic Logic Block (GLB). The GLBs are labeled A0, A1
.. C7 (see Figure 1). There are a total of 24 GLBs in the
ispLSI 2096VL device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
The devices also have 96 I/O cells, each of which is
directly connected to an I/O pin. Each I/O cell can be
individually programmed to be a combinatorial input,
output or bi-directional I/O pin with 3-state control, and
the output drivers can source 4 mA or sink 8 mA. Each
output can be programmed independently for fast or slow
output slew rate to minimize overall output switching
Global Routing Pool
(GRP)
Output Routing Pool (ORP)
Output Routing Pool (ORP)
0919/2096VL
C7
C4
C5
C6
A4
A7
A6
A5
GLB
Logic
Array
D Q
D Q
D Q
D Q
Output Routing Pool (ORP)
Output Routing Pool (ORP)
C3
C0
C1
C2
B0
B3
B2
B1
O
O
B7
B6
B4
B5
A0
A1
A3
A2
Copyright 1999 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
September 2000
Functional Block Diagram
相關PDF資料
PDF描述
ISPLSI2096VL-165LT128 2.5V In-System Programmable SuperFAST⑩ High Density PLD
ISPLSI2032VL 2.5V In-System Programmable SuperFAST⑩ High Density PLD
ispLSI2032VE 3.3V In-System Programmable High Density SuperFAST⑩ PLD
ISPLSI2032VE-135LB49 3.3V In-System Programmable High Density SuperFAST⑩ PLD
ISPLSI2032VE-135LJ44 3.3V In-System Programmable High Density SuperFAST⑩ PLD
相關代理商/技術參數
參數描述
ispLSI2096VL-135LT128I 功能描述:CPLD - 復雜可編程邏輯器件 USE ispMACH 4000B RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
ISPLSI2096VL-165LT128 制造商:Rochester Electronics LLC 功能描述:- Bulk
ISPLSI2128 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programable High Density PLD
ISPLSI2128-100LM 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programable High Density PLD
ISPLSI2128-100LMI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programable High Density PLD
主站蜘蛛池模板: 蓝山县| 晋中市| 石泉县| 嫩江县| 阿巴嘎旗| 西城区| 泗洪县| 鹤壁市| 浦北县| 上思县| 瑞金市| 三原县| 广丰县| 楚雄市| 偏关县| 剑阁县| 磐安县| 东台市| 雷波县| 松潘县| 高台县| 哈密市| 宜州市| 涞源县| 桐城市| 余江县| 团风县| 库尔勒市| 沅陵县| 青铜峡市| 治多县| 灵丘县| 大新县| 五常市| 图们市| 平顺县| 都安| 迭部县| 平凉市| 上高县| 抚宁县|