欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: M2006-02A-625.0000LF
元件分類: 時鐘及定時
英文描述: PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
封裝: 9 X 9 MM, CERAMIC, LCC-36
文件頁數: 1/8頁
文件大小: 408K
代理商: M2006-02A-625.0000LF
M2006-02A Datasheet Rev 1.0
Revised 28Jul2004
M2006-02A
VCSO BASED FEC CLOCK PLL
Product Data Sheet
GENERAL DESCRIPTION
The M2006-02A is a VCSO (Voltage Controlled SAW
Oscillator) based clock generator
PLL designed for clock frequency
translation and jitter attenuation.
The device supports both forward
and inverse FEC (Forward Error
Correction) clock multiplication
ratios. Multiplication ratios are
pin-selected from pre-programming look-up tables.
FEATURES
◆ Reduced intrinsic output jitter and improved power
supply noise rejection compared to M2006-02
◆ Low phase jitter of 0.25 ps rms typical
(12kHz to 20MHz or 50kHz to 80MHz)
◆ Pin-selectable PLL divider ratios support forward and
inverse FEC ratio translation, including:
255/238 (OTU1) Mapping and 238/255 De-mapping
255/237 (OTU2) Mapping and 237/255 De-mapping
255/236 (OTU3) Mapping and 236/255 De-mapping
◆ Input reference and VCSO frequencies up to 700MHz,
supports loop timing modes
(Specify VCSO frequency at time of order)
◆ Supports active switching between inverse-FEC and
non-FEC clock ratios (same VCSO center frequency)
◆ Ideal for complex ratio FEC ratio translation and
for use with an unstable reference (i.e., similar to the
M2006-12A - and pin-compatible - but without the
Hitless Switching and Phase Build-out functions)
◆ Single 3.3V power supply
◆ Small 9 x 9 mm SMT (surface mount) package
PIN ASSIGNMENT (9 x 9 mm SMT)
Figure 1: Pin Assignment
Example I/O Clock Combinations
SIMPLIFIED BLOCK DIAGRAM
Using M2006-02A-622.0800
PLL Ratio
Input Clock (MHz)
Output Clock (MHz)
1/1
622.08, 155.52,
77.76, or 19.44
622.08
or
155.52
237/255
(inverse FEC)
669.3266, 167.3316,
83.6658, or 20.9165
Using M2006-02A-669.3266
PLL Ratio
Input Clock (MHz)
Output Clock (MHz)
237/255
(FEC rate)
622.08, 155.52,
77.76, or 19.44
669.3266
or
167.3316
1/1
669.3266, 167.3316,
83.6658, or 20.9165
P0_SEL
P1_SEL
M2006-02
Loop
Filter
A
M2006-02A VCSO Based FEC Clock PLL
相關PDF資料
PDF描述
M2006-02AI669.1281 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02AI625.0000 PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02A-690.5692LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02A-666.5143LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
M2006-02A-669.3120LF PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), CQCC36
相關代理商/技術參數
參數描述
M2006-02A-644.5313 功能描述:時鐘合成器/抖動清除器 FREQUENCY TRANSLATOR RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
M2006-02A-644.531T 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Tape and Reel
M2006-02A-666.5143 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Bulk
M2006-02A-666.514T 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Tape and Reel
M2006-02A-669.3266 制造商:Integrated Device Technology Inc 功能描述:9X9 LCC(LEAD FREE) - Bulk
主站蜘蛛池模板: 襄汾县| 连平县| 红河县| 安远县| 西吉县| 天津市| 扎鲁特旗| 金阳县| 忻城县| 通许县| 承德县| 米林县| 武威市| 临清市| 饶阳县| 威海市| 九龙县| 溧水县| 黔江区| 张家界市| 奉化市| 措勤县| 通州区| 龙州县| 鸡泽县| 炎陵县| 获嘉县| 安化县| 台北县| 河间市| 侯马市| 中宁县| 武宣县| 建湖县| 延安市| 田林县| 哈尔滨市| 庆城县| 乌兰浩特市| 加查县| 无锡市|