欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: M5LV-128/68-12VC
廠商: Lattice Semiconductor Corporation
文件頁數: 1/42頁
文件大小: 0K
描述: IC CPLD 128MC 68I/O 100TQFP
標準包裝: 90
系列: MACH® 5
可編程類型: 系統內可編程
最大延遲時間 tpd(1): 12.0ns
電壓電源 - 內部: 3 V ~ 3.6 V
宏單元數: 128
輸入/輸出數: 68
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 100-LQFP
供應商設備封裝: 100-TQFP(14x14)
包裝: 托盤
Publication# 20446
Rev: J
Amendment/0
Issue Date: April 2002
MACH 5 CPLD Family
Fifth Generation MACH Architecture
FEATURES
High logic densities and I/Os for increased logic integration
— 128 to 512 macrocell densities
— 68 to 256 I/Os
Wide selection of density and I/O combinations to support most application needs
— 6 macrocell density options
— 7 I/O options
— Up to 4 I/O options per macrocell density
— Up to 5 density & I/O options for each package
Performance features to t system needs
— 5.5 ns tPD Commercial, 7.5 ns tPD Industrial
— 182 MHz fCNT
— Four programmable power/speed settings per block
Flexible architecture facilitates logic design
— Multiple levels of switch matrices allow for performance-based routing
— 100% routability and pin-out retention
— Synchronous and asynchronous clocking, including dual-edge clocking
— Asynchronous product- or sum-term set or reset
— 16 to 64 output enables
— Functions of up to 32 product terms
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— IEEE 1149.1 compliant for boundary scan testing
— 3.3-V & 5-V in-system programmable via IEEE 1149.1 Boundary Scan Test Access Port
— PCI compliant (-5/-6/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system design
— Bus-Friendly Inputs & I/Os
— Individual output slew rate control
— Hot socketing
— Programmable security bit
Advanced E2CMOS process provides high performance, cost effective solutions
Select
devices
have
been
discontinued.
See
Ordering
Information
section
for
product
status.
相關PDF資料
PDF描述
MAX5921AESA+T IC HOT-SWAP CTRLR -48V 8-SOIC
ZSR520CSTZ IC REG LDO 5.2V .2A TO92-3
EEC06DRYN CONN EDGECARD 12POS DIP .100 SLD
ZSR520CSTOB IC REG LDO 5.2V .2A TO92-3
ZSR520CL IC REG LDO 5.2V .2A TO92-3
相關代理商/技術參數
參數描述
M5LV-256/104-10AC 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:Fifth Generation MACH Architecture
M5LV-256/104-10AI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:Fifth Generation MACH Architecture
M5LV-256/104-10HC 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:Fifth Generation MACH Architecture
M5LV-256/104-10HI 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:Fifth Generation MACH Architecture
M5LV-256/104-10VC 功能描述:CPLD - 復雜可編程邏輯器件 PROGRAM HI DENSITY CPLD RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
主站蜘蛛池模板: 奇台县| 昌图县| 淮安市| 财经| 屏南县| 确山县| 九龙坡区| 柳江县| 保山市| 泰顺县| 孙吴县| 东光县| 腾冲县| 鸡泽县| 普宁市| 大同县| 临西县| 井研县| 临湘市| 肇东市| 大余县| 琼结县| 中西区| 丽水市| 无棣县| 莒南县| 平乐县| 深圳市| 苍梧县| 沂源县| 桓台县| 灵璧县| 井冈山市| 玉山县| 浏阳市| 慈利县| 鄂托克前旗| 德阳市| 安达市| 兴山县| 内丘县|