欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MC100E104
廠商: ON SEMICONDUCTOR
英文描述: QUINT 2-INPUT AND/NAND GATE
中文描述: 昆鵬2輸入和/與非門
文件頁數: 1/8頁
文件大小: 226K
代理商: MC100E104
MC100ES6210
Rev 3, 02/2005
Freescale Semiconductor
Technical Data
Freescale Semiconductor, Inc., 2005. All rights reserved.
Low Voltage 2.5/3.3 V Differential
ECL/PECL/HSTL Fanout Buffer
The MC100ES6210 is a bipolar monolithic differential clock fanout buffer.
Designed for most demanding clock distribution systems, the MC100ES6210
supports various applications that require to distribute precisely aligned
differential clock signals. Using SiGe technology and a fully differential
architecture, the device offers very low clock skew outputs and superior digital
signal characteristics. Target applications for this clock driver is high performance
clock distribution in computing, networking and telecommunication systems.
Features
Dual 1:5 differential clock distribution
30 ps maximum device skew
Fully differential architecture from input to all outputs
SiGe technology supports near-zero output skew
Supports DC to 3 GHz operation of clock or data signals
ECL/PECL compatible differential clock outputs
ECL/PECL compatible differential clock inputs
Single 3.3 V, 3.3 V, 2.5 V or 2.5 V supply
Standard 32 lead LQFP package
Industrial temperature range
Pin and function compatible to the MC100EP210
32-lead Pb-free Package Available
Functional Description
The MC100ES6210 is designed for low skew clock distribution systems and supports clock frequencies up to 3 GHz. The
device consists of two independent 1:5 clock fanout buffers. The input signal of each fanout buffer is distributed to five identical,
differential ECL/PECL outputs. Both CLKA and CLKB inputs can be driven by ECL/PECL compatible signals.
If VBB is connected to the CLKA or CLKB input and bypassed to GND by a 10 nF capacitor, the MC100ES6210 can be driven
by single-ended ECL/PECL signals utilizing the VBB bias voltage output.
In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even
if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts
being used on that side should be terminated.
The MC100ES6210 can be operated from a single 3.3 V or 2.5 V supply. As most other ECL compatible devices, the
MC100ES6210 supports positive (PECL) and negative (ECL) supplies. The is function and pin compatible to the MC100EP210.
MC100ES6210
LOW VOLTAGE DUAL
1:5 DIFFERENTIAL PECL/ECL/HSTL
CLOCK FANOUT BUFFER
FA SUFFIX
32-LEAD LQFP PACKAGE
CASE 873A-03
AC SUFFIX
32-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 873A-03
相關PDF資料
PDF描述
MC100E107 QUINT 2-INPUT XOR/XNOR GATE
MC100E111 1:9 DIFFERENTIAL CLOCK DRIVER
MC100E112 QUAD DRIVER
MC100EP52 3.3V / 5V ECL Differential Receiver/Driver with Internal Termination Data and Clock D Flip-Flop
MC100EP52D 3.3V / 5V ECL Differential Receiver/Driver with Internal Termination Data and Clock D Flip-Flop
相關代理商/技術參數
參數描述
MC100E104 E27G WAF 制造商:ON Semiconductor 功能描述:
MC100E104FN 功能描述:邏輯門 5V ECL Quint 2-Input RoHS:否 制造商:Texas Instruments 產品:OR 邏輯系列:LVC 柵極數量:2 線路數量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
MC100E104FNG 功能描述:邏輯門 5V ECL Quint 2-Input AND/NAND RoHS:否 制造商:Texas Instruments 產品:OR 邏輯系列:LVC 柵極數量:2 線路數量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
MC100E104FNG 制造商:ON Semiconductor 功能描述:AND/NAND GATE LOGIC IC
MC100E104FNR2 功能描述:邏輯門 5V ECL Quint 2-Input RoHS:否 制造商:Texas Instruments 產品:OR 邏輯系列:LVC 柵極數量:2 線路數量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
主站蜘蛛池模板: 兴海县| 静乐县| 竹溪县| 仁寿县| 巴林左旗| 泌阳县| 云霄县| 确山县| 海林市| 铁岭县| 伊宁市| 仙桃市| 崇仁县| 油尖旺区| 平定县| 崇左市| 隆昌县| 石城县| 平乡县| 元阳县| 三明市| 密云县| 夏邑县| 文成县| 南充市| 碌曲县| 肥东县| 新郑市| 托克逊县| 镇赉县| 呼玛县| 古丈县| 广宁县| 鹤庆县| 仪陇县| 连江县| 繁昌县| 都兰县| 万宁市| 铜山县| 裕民县|