欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): MC100E212
廠(chǎng)商: ON SEMICONDUCTOR
英文描述: 3-BIT SCANNABLE REGISTERED ADDRESS DRIVER
中文描述: 3位掃描的注冊(cè)地址驅(qū)動(dòng)
文件頁(yè)數(shù): 1/8頁(yè)
文件大小: 226K
代理商: MC100E212
MC100ES6210
Rev 3, 02/2005
Freescale Semiconductor
Technical Data
Freescale Semiconductor, Inc., 2005. All rights reserved.
Low Voltage 2.5/3.3 V Differential
ECL/PECL/HSTL Fanout Buffer
The MC100ES6210 is a bipolar monolithic differential clock fanout buffer.
Designed for most demanding clock distribution systems, the MC100ES6210
supports various applications that require to distribute precisely aligned
differential clock signals. Using SiGe technology and a fully differential
architecture, the device offers very low clock skew outputs and superior digital
signal characteristics. Target applications for this clock driver is high performance
clock distribution in computing, networking and telecommunication systems.
Features
Dual 1:5 differential clock distribution
30 ps maximum device skew
Fully differential architecture from input to all outputs
SiGe technology supports near-zero output skew
Supports DC to 3 GHz operation of clock or data signals
ECL/PECL compatible differential clock outputs
ECL/PECL compatible differential clock inputs
Single 3.3 V, 3.3 V, 2.5 V or 2.5 V supply
Standard 32 lead LQFP package
Industrial temperature range
Pin and function compatible to the MC100EP210
32-lead Pb-free Package Available
Functional Description
The MC100ES6210 is designed for low skew clock distribution systems and supports clock frequencies up to 3 GHz. The
device consists of two independent 1:5 clock fanout buffers. The input signal of each fanout buffer is distributed to five identical,
differential ECL/PECL outputs. Both CLKA and CLKB inputs can be driven by ECL/PECL compatible signals.
If VBB is connected to the CLKA or CLKB input and bypassed to GND by a 10 nF capacitor, the MC100ES6210 can be driven
by single-ended ECL/PECL signals utilizing the VBB bias voltage output.
In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even
if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts
being used on that side should be terminated.
The MC100ES6210 can be operated from a single 3.3 V or 2.5 V supply. As most other ECL compatible devices, the
MC100ES6210 supports positive (PECL) and negative (ECL) supplies. The is function and pin compatible to the MC100EP210.
MC100ES6210
LOW VOLTAGE DUAL
1:5 DIFFERENTIAL PECL/ECL/HSTL
CLOCK FANOUT BUFFER
FA SUFFIX
32-LEAD LQFP PACKAGE
CASE 873A-03
AC SUFFIX
32-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 873A-03
相關(guān)PDF資料
PDF描述
MC100E241 8-BIT SCANNABLE REGISTER
MC100E256 3-BIT 4:1 MUX-LATCH
MC100E337 3-BIT SCANNABLE REGISTERED BUS TRANSCEIVER
MC100E431 3-BIT DIFFERENTIAL FLIP-FLOP
MPSA63 Darlington Transistors(PNP Silicon)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC100E212FN 制造商:ONSEMI 制造商全稱(chēng):ON Semiconductor 功能描述:5V ECL 3-Bit Scannable Registered Address Driver
MC100E212FNR2 制造商:ONSEMI 制造商全稱(chēng):ON Semiconductor 功能描述:5V ECL 3-Bit Scannable Registered Address Driver
MC100E241 制造商:ONSEMI 制造商全稱(chēng):ON Semiconductor 功能描述:8-BIT SCANNABLE REGISTER
MC100E241_06 制造商:ONSEMI 制造商全稱(chēng):ON Semiconductor 功能描述:5V ECL 8-Bit Scannable Register
MC100E241FN 功能描述:寄存器 5V ECL 8-Bit RoHS:否 制造商:NXP Semiconductors 邏輯類(lèi)型:CMOS 邏輯系列:HC 電路數(shù)量:1 最大時(shí)鐘頻率:36 MHz 傳播延遲時(shí)間: 高電平輸出電流:- 7.8 mA 低電平輸出電流:7.8 mA 電源電壓-最大:6 V 最大工作溫度:+ 125 C 封裝 / 箱體:SOT-38 封裝:Tube
主站蜘蛛池模板: 商洛市| 客服| 仁寿县| 福贡县| 宁国市| 大埔县| 道孚县| 霞浦县| 雷州市| 重庆市| 深圳市| 崇明县| 乌兰浩特市| 祁门县| 台安县| 和静县| 西盟| 封丘县| 古蔺县| 灵川县| 瑞安市| 西贡区| 澄江县| 元阳县| 民丰县| 长白| 宽甸| 恩施市| 井冈山市| 二手房| 黔江区| 嘉祥县| 万载县| 铅山县| 泰州市| 随州市| 古丈县| 连城县| 富锦市| 定结县| 西充县|