欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MC100ELT23
廠商: ON SEMICONDUCTOR
英文描述: Dual Differential PECL to TTL Translator
中文描述: 雙差分PECL到TTL翻譯
文件頁數: 1/8頁
文件大小: 226K
代理商: MC100ELT23
MC100ES6210
Rev 3, 02/2005
Freescale Semiconductor
Technical Data
Freescale Semiconductor, Inc., 2005. All rights reserved.
Low Voltage 2.5/3.3 V Differential
ECL/PECL/HSTL Fanout Buffer
The MC100ES6210 is a bipolar monolithic differential clock fanout buffer.
Designed for most demanding clock distribution systems, the MC100ES6210
supports various applications that require to distribute precisely aligned
differential clock signals. Using SiGe technology and a fully differential
architecture, the device offers very low clock skew outputs and superior digital
signal characteristics. Target applications for this clock driver is high performance
clock distribution in computing, networking and telecommunication systems.
Features
Dual 1:5 differential clock distribution
30 ps maximum device skew
Fully differential architecture from input to all outputs
SiGe technology supports near-zero output skew
Supports DC to 3 GHz operation of clock or data signals
ECL/PECL compatible differential clock outputs
ECL/PECL compatible differential clock inputs
Single 3.3 V, 3.3 V, 2.5 V or 2.5 V supply
Standard 32 lead LQFP package
Industrial temperature range
Pin and function compatible to the MC100EP210
32-lead Pb-free Package Available
Functional Description
The MC100ES6210 is designed for low skew clock distribution systems and supports clock frequencies up to 3 GHz. The
device consists of two independent 1:5 clock fanout buffers. The input signal of each fanout buffer is distributed to five identical,
differential ECL/PECL outputs. Both CLKA and CLKB inputs can be driven by ECL/PECL compatible signals.
If VBB is connected to the CLKA or CLKB input and bypassed to GND by a 10 nF capacitor, the MC100ES6210 can be driven
by single-ended ECL/PECL signals utilizing the VBB bias voltage output.
In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even
if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts
being used on that side should be terminated.
The MC100ES6210 can be operated from a single 3.3 V or 2.5 V supply. As most other ECL compatible devices, the
MC100ES6210 supports positive (PECL) and negative (ECL) supplies. The is function and pin compatible to the MC100EP210.
MC100ES6210
LOW VOLTAGE DUAL
1:5 DIFFERENTIAL PECL/ECL/HSTL
CLOCK FANOUT BUFFER
FA SUFFIX
32-LEAD LQFP PACKAGE
CASE 873A-03
AC SUFFIX
32-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 873A-03
相關PDF資料
PDF描述
MC100ELT24 TTL to Differential ECL Translator
MC100EP40DT 3.3V / 5VECL Differential Phase-Frequency Detector
MC100EP40DTR2 3.3V / 5VECL Differential Phase-Frequency Detector
MC100EP451 3.3V / 5VECL 6-Bit Differential Register with Master Reset
MC100EP451FA 3.3V / 5VECL 6-Bit Differential Register with Master Reset
相關代理商/技術參數
參數描述
MC100ELT23_06 制造商:ONSEMI 制造商全稱:ON Semiconductor 功能描述:5 V Dual Differential PECL to TTL Translator
MC100ELT23D 功能描述:轉換 - 電壓電平 5V Dual Diff PECL RoHS:否 制造商:Micrel 類型:CML/LVDS/LVPECL to LVCMOS/LVTTL 傳播延遲時間:1.9 ns 電源電流:14 mA 電源電壓-最大:3.6 V 電源電壓-最小:3 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:MLF-8
MC100ELT23DG 功能描述:轉換 - 電壓電平 5V Dual Diff PECL to TTL RoHS:否 制造商:Micrel 類型:CML/LVDS/LVPECL to LVCMOS/LVTTL 傳播延遲時間:1.9 ns 電源電流:14 mA 電源電壓-最大:3.6 V 電源電壓-最小:3 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:MLF-8
MC100ELT23DG 制造商:ON Semiconductor 功能描述:Translator / Logic Level Converter IC Pa
MC100ELT23DR2 功能描述:轉換 - 電壓電平 5V Dual Diff PECL RoHS:否 制造商:Micrel 類型:CML/LVDS/LVPECL to LVCMOS/LVTTL 傳播延遲時間:1.9 ns 電源電流:14 mA 電源電壓-最大:3.6 V 電源電壓-最小:3 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:MLF-8
主站蜘蛛池模板: 吴忠市| 新竹县| 承德县| 康乐县| 沂源县| 阿拉善左旗| 漳州市| 连江县| 台北县| 二连浩特市| 永济市| 广汉市| 仙桃市| 繁峙县| 桂阳县| 彰武县| 迭部县| 涿州市| 利辛县| 常宁市| 屯昌县| 晋城| 肥东县| 静安区| 邵阳县| 沾化县| 盈江县| 岐山县| 朝阳区| 忻州市| 景谷| 泗洪县| 宁武县| 安康市| 剑阁县| 铜山县| 彭阳县| 大余县| 洮南市| 高雄县| 当阳市|