欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MC100EP33DR2
廠商: ON SEMICONDUCTOR
元件分類: 諧振器
英文描述: 3.3V 5VECL / 4 Divider
中文描述: 100E SERIES, PRESCALER, PDSO8
封裝: PLASTIC, SOIC-8
文件頁數: 1/8頁
文件大小: 226K
代理商: MC100EP33DR2
MC100ES6210
Rev 3, 02/2005
Freescale Semiconductor
Technical Data
Freescale Semiconductor, Inc., 2005. All rights reserved.
Low Voltage 2.5/3.3 V Differential
ECL/PECL/HSTL Fanout Buffer
The MC100ES6210 is a bipolar monolithic differential clock fanout buffer.
Designed for most demanding clock distribution systems, the MC100ES6210
supports various applications that require to distribute precisely aligned
differential clock signals. Using SiGe technology and a fully differential
architecture, the device offers very low clock skew outputs and superior digital
signal characteristics. Target applications for this clock driver is high performance
clock distribution in computing, networking and telecommunication systems.
Features
Dual 1:5 differential clock distribution
30 ps maximum device skew
Fully differential architecture from input to all outputs
SiGe technology supports near-zero output skew
Supports DC to 3 GHz operation of clock or data signals
ECL/PECL compatible differential clock outputs
ECL/PECL compatible differential clock inputs
Single 3.3 V, 3.3 V, 2.5 V or 2.5 V supply
Standard 32 lead LQFP package
Industrial temperature range
Pin and function compatible to the MC100EP210
32-lead Pb-free Package Available
Functional Description
The MC100ES6210 is designed for low skew clock distribution systems and supports clock frequencies up to 3 GHz. The
device consists of two independent 1:5 clock fanout buffers. The input signal of each fanout buffer is distributed to five identical,
differential ECL/PECL outputs. Both CLKA and CLKB inputs can be driven by ECL/PECL compatible signals.
If VBB is connected to the CLKA or CLKB input and bypassed to GND by a 10 nF capacitor, the MC100ES6210 can be driven
by single-ended ECL/PECL signals utilizing the VBB bias voltage output.
In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even
if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts
being used on that side should be terminated.
The MC100ES6210 can be operated from a single 3.3 V or 2.5 V supply. As most other ECL compatible devices, the
MC100ES6210 supports positive (PECL) and negative (ECL) supplies. The is function and pin compatible to the MC100EP210.
MC100ES6210
LOW VOLTAGE DUAL
1:5 DIFFERENTIAL PECL/ECL/HSTL
CLOCK FANOUT BUFFER
FA SUFFIX
32-LEAD LQFP PACKAGE
CASE 873A-03
AC SUFFIX
32-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 873A-03
相關PDF資料
PDF描述
MC100EP33DT 3.3V 5VECL / 4 Divider
MC100EP33DTR2 3.3V 5VECL / 4 Divider
MC100EP90 -3.3V / -5V Triple ECL Input to LVPECL/PECL Output Translator
MC100EP14 3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
MC100EP14D 3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
相關代理商/技術參數
參數描述
MC100EP33DR2G 功能描述:增效器/分頻器 3.3V/5V ECL Divide By 4 Divider RoHS:否 制造商:Texas Instruments 產品:Multiplier 邏輯系列: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:Through Hole 封裝 / 箱體:PDIP-14
MC100EP33DT 功能描述:增效器/分頻器 3.3V/5V ECL Divide RoHS:否 制造商:Texas Instruments 產品:Multiplier 邏輯系列: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:Through Hole 封裝 / 箱體:PDIP-14
MC100EP33DTG 功能描述:增效器/分頻器 3.3V/5V ECL Divide By 4 Divider RoHS:否 制造商:Texas Instruments 產品:Multiplier 邏輯系列: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:Through Hole 封裝 / 箱體:PDIP-14
MC100EP33DTG 制造商:ON Semiconductor 功能描述:CLOCK GENERATOR / DISTRIBUTOR LOGIC IC
MC100EP33DTR2 功能描述:增效器/分頻器 3.3V/5V ECL Divide RoHS:否 制造商:Texas Instruments 產品:Multiplier 邏輯系列: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:Through Hole 封裝 / 箱體:PDIP-14
主站蜘蛛池模板: 荆门市| 行唐县| 蚌埠市| 淳安县| 中江县| 宕昌县| 绥中县| 扬中市| 望城县| 龙州县| 黑河市| 屯门区| 黑水县| 慈溪市| 灵川县| 博野县| 赤壁市| 呼和浩特市| 巴中市| 绥滨县| 南充市| 房产| 双牌县| 托里县| 奉化市| 沁水县| 兖州市| 班戈县| 阜城县| 平安县| 天门市| 丹阳市| 通州区| 临西县| 互助| 克拉玛依市| 保定市| 隆安县| 永州市| 盐池县| 临夏市|