欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MC100EP446
廠商: ON SEMICONDUCTOR
英文描述: 3.3V/5V 8々Bit CMOS/ECL/TTL Data Input Parallel/Serial Converter
中文描述: 々 3.3V/5V的8位CMOS / ECL / TTL數據輸入并行/串行轉換器
文件頁數: 1/8頁
文件大小: 226K
代理商: MC100EP446
MC100ES6210
Rev 3, 02/2005
Freescale Semiconductor
Technical Data
Freescale Semiconductor, Inc., 2005. All rights reserved.
Low Voltage 2.5/3.3 V Differential
ECL/PECL/HSTL Fanout Buffer
The MC100ES6210 is a bipolar monolithic differential clock fanout buffer.
Designed for most demanding clock distribution systems, the MC100ES6210
supports various applications that require to distribute precisely aligned
differential clock signals. Using SiGe technology and a fully differential
architecture, the device offers very low clock skew outputs and superior digital
signal characteristics. Target applications for this clock driver is high performance
clock distribution in computing, networking and telecommunication systems.
Features
Dual 1:5 differential clock distribution
30 ps maximum device skew
Fully differential architecture from input to all outputs
SiGe technology supports near-zero output skew
Supports DC to 3 GHz operation of clock or data signals
ECL/PECL compatible differential clock outputs
ECL/PECL compatible differential clock inputs
Single 3.3 V, 3.3 V, 2.5 V or 2.5 V supply
Standard 32 lead LQFP package
Industrial temperature range
Pin and function compatible to the MC100EP210
32-lead Pb-free Package Available
Functional Description
The MC100ES6210 is designed for low skew clock distribution systems and supports clock frequencies up to 3 GHz. The
device consists of two independent 1:5 clock fanout buffers. The input signal of each fanout buffer is distributed to five identical,
differential ECL/PECL outputs. Both CLKA and CLKB inputs can be driven by ECL/PECL compatible signals.
If VBB is connected to the CLKA or CLKB input and bypassed to GND by a 10 nF capacitor, the MC100ES6210 can be driven
by single-ended ECL/PECL signals utilizing the VBB bias voltage output.
In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even
if only one output is used. In the case where not all ten outputs are used, the output pairs on the same package side as the parts
being used on that side should be terminated.
The MC100ES6210 can be operated from a single 3.3 V or 2.5 V supply. As most other ECL compatible devices, the
MC100ES6210 supports positive (PECL) and negative (ECL) supplies. The is function and pin compatible to the MC100EP210.
MC100ES6210
LOW VOLTAGE DUAL
1:5 DIFFERENTIAL PECL/ECL/HSTL
CLOCK FANOUT BUFFER
FA SUFFIX
32-LEAD LQFP PACKAGE
CASE 873A-03
AC SUFFIX
32-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 873A-03
相關PDF資料
PDF描述
MC100LVEP34 2.5V / 3.3V ECL /2, /4, /8 Clock Generation Chip
MC100EP51 3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
MC100EP51D 3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
MC100EP51DR2 3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
MC100EP51DT 3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
相關代理商/技術參數
參數描述
MC100EP446FA 功能描述:串行到并行邏輯轉換器 3.3V/5V ECL 8-Bit RoHS:否 制造商:Supertex 工作電源電壓: 安裝風格:SMD/SMT 封裝 / 箱體:QFN-32 封裝:Tray
MC100EP446FAG 功能描述:串行到并行邏輯轉換器 3.3V/5V ECL 8-Bit Serial to Parallel RoHS:否 制造商:Supertex 工作電源電壓: 安裝風格:SMD/SMT 封裝 / 箱體:QFN-32 封裝:Tray
MC100EP446FAG 制造商:ON Semiconductor 功能描述:Translator / Logic Level Converter IC
MC100EP446FAR2 功能描述:串行到并行邏輯轉換器 3.3V/5V ECL 8-Bit RoHS:否 制造商:Supertex 工作電源電壓: 安裝風格:SMD/SMT 封裝 / 箱體:QFN-32 封裝:Tray
MC100EP446FAR2G 功能描述:串行到并行邏輯轉換器 3.3V/5V ECL 8-Bit Serial to Parallel RoHS:否 制造商:Supertex 工作電源電壓: 安裝風格:SMD/SMT 封裝 / 箱體:QFN-32 封裝:Tray
主站蜘蛛池模板: 威远县| 全州县| 六安市| 无为县| 彝良县| 云龙县| 甘孜县| 盐池县| 宜川县| 潼南县| 永定县| 临江市| 阿合奇县| 阿图什市| 屏山县| 平湖市| 漾濞| 海丰县| 旬阳县| 房山区| 大港区| 武川县| 抚松县| 图片| 柘荣县| 东光县| 顺平县| 洛隆县| 肃南| 兴业县| 上高县| 义乌市| 淮北市| 铜山县| 平谷区| 蕲春县| 繁峙县| 白朗县| 麻城市| 斗六市| 汶上县|