欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: MC10H642
廠商: ON SEMICONDUCTOR
英文描述: 68030/040 PECL-TTL CLOCK DRIVER
中文描述: 040分之68030PECL的- TTL時鐘驅(qū)動
文件頁數(shù): 1/9頁
文件大?。?/td> 195K
代理商: MC10H642
SEMICONDUCTOR TECHNICAL DATA
2–1
REV 4
Motorola, Inc. 1996
9/96
The MC10H/100H642 generates the necessary clocks for the 68030,
68040 and similar microprocessors. It is guaranteed to meet the clock
specifications required by the 68030 and 68040 in terms of part–to–part
skew, within–part skew and also duty cycle skew.
The user has a choice of using either TTL or PECL (ECL referenced to
+5.0V) for the input clock. TTL clocks are typically used in present MPU
systems. However, as clock speeds increase to 50MHz and beyond, the
inherent superiority of ECL (particularly differential ECL) as a means of
clock signal distribution becomes increasingly evident. The H642 also
uses differential PECL internally to achieve its superior skew
characteristic.
The H642 includes divide–by–two and divide–by–four stages, both to
achieve the necessary duty cycle skew and to generate MPU clocks as
required. A typical 50MHz processor application would use an input clock
running at 100MHz, thus obtaining output clocks at 50MHz and 25MHz
(see Logic Diagram).
The 10H version is compatible with MECL 10H
ECL logic levels,
while the 100H version is compatible with 100K levels (referenced to
+5.0V).
Generates Clocks for 68030/040
Meets 030/040 Skew Requirements
TTL or PECL Input Clock
Extra TTL and PECL Power/Ground Pins
Asynchronous Reset
Single +5.0V Supply
Function
Reset(R):
Select(SEL):
LOW on RESET forces all Q outputs LOW.
LOW selects the ECL input source (DE/DE).
HIGH selects the TTL input source (DT).
The H642 also contains circuitry to force a stable input state of the ECL differential input pair, should both sides be left open. In
this Case, the DE side of the input is pulled LOW, and DE goes HIGH.
Power Up:
The device is designed to have positive edges of the
÷
2 and
÷
4 outputs synchronized at Power Up.
1
VT
VT
Q1
GT
GT
Q0
VT
GT
GT
Q6
Q7
VT
SEL
5
6
7
8
9
10
11
25
24
23
22
21
20
19
Q5
Pinout: 28–Lead PLCC
(Top View)
VBB
DE
DE
VE
R
GE
DT
Q4
VT
VT
Q3
GT
GT
Q2
4
3
2
28
27
26
18
17
16
15
14
13
12
68030/040
PECL–TTL CLOCK
DRIVER
FN SUFFIX
PLASTIC PACKAGE
CASE 776–02
4
5
11
26
相關(guān)PDF資料
PDF描述
MC10H642FN 68030/040 PECL-TTL CLOCK DRIVER
MC100H644FN 68030/040 PECL-TTL CLOCK DRIVER
MC10H644 68030/040 PECL-TTL CLOCK DRIVER
MC10H644FN 68030/040 PECL-TTL CLOCK DRIVER
MC100H646FN PENTIUM MICROPROCESSOR PECL/TTL-TTL CLOCK DRIVER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC10H642 C57M WAF 制造商:ON Semiconductor 功能描述:
MC10H642FN 功能描述:時鐘驅(qū)動器及分配 ECL/TTL Clock Driver RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MC10H642FNG 功能描述:時鐘驅(qū)動器及分配 BBG ECL/TTL Clock Driver RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MC10H642FNR2 功能描述:時鐘驅(qū)動器及分配 ECL/TTL Clock Driver RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MC10H642FNR2G 功能描述:時鐘驅(qū)動器及分配 BBG ECL/TTL Clock Driver RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
主站蜘蛛池模板: 平乐县| 屏山县| 宁强县| 龙口市| 安塞县| 微博| 涿鹿县| 峨山| 炎陵县| 翼城县| 井陉县| 清涧县| 工布江达县| 桓台县| 新田县| 敖汉旗| 新邵县| 紫阳县| 门头沟区| 惠来县| 怀柔区| 玉树县| 大同县| 孟州市| 济源市| 眉山市| 毕节市| 博乐市| 宁化县| 江北区| 荆门市| 临汾市| 绥中县| 广水市| 胶州市| 朝阳市| 嵩明县| 肥东县| 右玉县| 郑州市| 陕西省|