欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MCM62110FN20
廠商: MOTOROLA INC
元件分類: SRAM
英文描述: 32K x 9 Bit Synchronous Dual I/O or Separate I/O Fast Static RAM with Parity Checker
中文描述: 32K X 9 APPLICATION SPECIFIC SRAM, PQCC52
封裝: PLASTIC, LCC-52
文件頁數: 1/12頁
文件大小: 206K
代理商: MCM62110FN20
MCM62110
1
Motorola, Inc. 1994
32K x 9 Bit Synchronous Dual I/O
or Separate I/O Fast Static RAM
with Parity Checker
The MCM62110 is a 294,912 bit synchronous static random access memory
organized as 32,768 words of 9 bits, fabricated using Motorola’s high–perfor-
mance silicon–gate CMOS technology. The device integrates a 32K x 9 SRAM
core with advanced peripheral circuitry consisting of address registers, two sets
of input data registers, two sets of output latches, active high and active low chip
enables, and a parity checker. The RAM checks odd parity during RAM read
cycles. The data parity error (DPE) output is an open drain type output which indi-
cates the result of this check. This device has increased output drive capability
supported by multiple power pins. In addition, the output levels can be either 3.3 V
or 5 V TTL compatible by choice of the appropriate output bus power supply.
The device has both asynchronous and synchronous inputs. Asynchronous
inputs include the processor output enable (POE), system output enable (SOE), and
the clock (K).
The address (A0 – A14) and chip enable (E1 and E2) inputs are synchronous
and are registered on the falling edge of K. Write enable (W), processor input
enable (PIE) and system input enable (SIE) are registered on the rising edge
of K. Writes to the RAM are self–timed.
All data inputs/outputs, PDQ0 – PDQ7, SDQ0 – SDQ7, PDQP, and SDQP
have input data registers triggered by the rising edge of the clock. These pins also
have three–state output latches which are transparent during the high level of the
clock and latched during the low level of the clock.
This device has a special feature which allows data to be passed through the
RAM between the system and processor ports in either direction. This streaming
is accomplished by latching in data from one port and asynchronously output
enabling the other port. It is also possible to write to the RAM while streaming.
Additional power supply pins have been utilized for maximum performance. The
output buffer power (VCCQ) and ground pins (VSSQ) are electrically isolated from
VSS and VCC, and supply power and ground only to the output buffers. This allows
connecting the output buffers to 3.3 V instead of 5.0 V if desired. If 3.3 V output levels
are chosen, the output buffer impedance in the ‘‘high’’ state is approximately equal
to the impedance in the ‘‘low’’ state thereby allowing simplified transmission line ter-
minations.
The MCM62110 is available in a 52–pin plastic leaded chip carrier (PLCC).
This device is ideally suited for pipelined systems and systems with multiple
data buses and multiprocessing systems, where a local processor has a bus iso-
lated from a common system bus.
Single 5 V
±
10% Power Supply
Choice of 5 V or 3.3 V
±
10% Power Supplies for Output Level
Compatibility
Fast Access and Cycle Times: 15/17/20 ns Max
Self–Timed Write Cycles
Clock Controlled Output Latches
Address, Chip Enable, and Data Input Registers
Common Data Inputs and Data Outputs
Dual I/O for Separate Processor and Memory Buses
Separate Output Enable Controlled Three–State Outputs
Odd Parity Checker During Reads
Open Drain Output on Data Parity Error (DPE) Allowing Wire–ORing of
Outputs
High Output Drive Capability: 85 pF/Output at Rated Access Time
High Board Density 52 Lead PLCC Package
Active High and Low Chip Enables for Easy Memory Depth Expansion
Can be used as Separate I/O x9
PIN ASSIGNMENT
10
11
9
8
12
13
15
16
14
17
18
20
19
37
36
38
34
35
42
41
43
39
40
45
44
46
21 22 23 24 25 26 2728 29 30 31 3233
7
6
5 4
3 2
1 52 51 50 49 4847
E2
E1
PDQ7
SDQ7
VSSQ
PDQ5
SDQ5
VCCQ
PDQ3
SDQ3
VSSQ
PDQ1
SDQ1
PDQP
SDQP
VSSQ
PDQ6
SDQ6
VCCQ
PDQ4
SDQ4
PDQ2
SDQ2
VSSQ
PDQ0
SDQ0
S
P
S
P
W
K
V
V
D
A
A
A
V
V
A
A
A
A
A
A
A
A
A
A
A
A
All power supply and ground pins must be
connected for proper operation of the device.
VCC
VCCQ at all times including power up.
PIN NAMES
A0 – A14
K
. . . . . . . . . . . . . . . . . . . . . . . . .
W
. . . . . . . . . . . . . . . . . . . . . . .
E1
. . . . . . . . . . . . .
E2
. . . . . . . . . . . . .
PIE
. . . . . . . . . . . . .
SIE
. . . . . . . . . . . . . . .
POE
. . . . . . . . . .
SOE
. . . . . . . . . . . . .
DPE
. . . . . . . . . . . . . . . . . .
PDQ0 – PDQ7
PDQP
. . . . . . . . . . .
SDQ0 – SDQ7
SDQP
. . . . . . . . . . . . .
VCC
. . . . . . . . . . . . . . .
VCCQ
Output Buffer Power Supply
. . . . . .
VSSQ
. . . . . . . . . . . .
VSS
. . . . . . . . . . . . . . . . . . . . . . . . . .
Address Inputs
Clock Input
Write Enable
. . . . . . . . . . . . . . .
Active Low Chip Enable
Active High Chip Enable
Processor Input Enable
System Input Enable
Processor Output Enable
System Output Enable
Data Parity Error
Processor Data I/O
. . . . . . .
Processor Data Parity
System Data I/O
. . . . . . . . .
System Data Parity
+ 5 V Power Supply
Output Buffer Ground
Ground
Order this document
by MCM62110/D
SEMICONDUCTOR TECHNICAL DATA
MCM62110
FN PACKAGE
PLASTIC
CASE 778–02
REV 3
5/95
相關PDF資料
PDF描述
MCM6226BB 128K x 8 Bit Static Random Access Memory
MCM6226BBXJ35R2 128K x 8 Bit Static Random Access Memory
MCM6226BBXJ20 128K x 8 Bit Static Random Access Memory
MCM6226BBXJ20R2 128K x 8 Bit Static Random Access Memory
MCM6226BBXJ25 128K x 8 Bit Static Random Access Memory
相關代理商/技術參數
參數描述
MCM6223YJ15 制造商:Motorola Inc 功能描述:
MCM6226BAXJ20 制造商:Motorola Inc 功能描述:
MCM6226BB 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:128K x 8 Bit Static Random Access Memory
MCM6226BBEJ15 制造商:Motorola Inc 功能描述:
MCM6226BBEJ15R2 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:128K x 8 Bit Static Random Access Memory
主站蜘蛛池模板: 庐江县| 枣阳市| 北海市| 石渠县| 桐乡市| 义马市| 商水县| 南康市| 会同县| 焦作市| 巴林右旗| 广丰县| 临海市| 军事| 滕州市| 南昌县| 南昌市| 桐梓县| 松阳县| 广饶县| 曲麻莱县| 当阳市| 谢通门县| 南川市| 肃北| 陵川县| 商丘市| 宁明县| 静宁县| 科尔| 明光市| 繁昌县| 旅游| 仲巴县| 延长县| 乐安县| 柞水县| 曲靖市| 商丘市| 山东| 德州市|