欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MCM63R836A
廠商: Motorola, Inc.
英文描述: 8MBit Synchronous Late Write Fast Static RAM(8M位同步遲寫快速靜態RAM)
中文描述: 8MBit快速同步后寫入靜態存儲器(800萬位同步遲寫快速靜態內存)
文件頁數: 14/21頁
文件大小: 427K
代理商: MCM63R836A
MCM63R836A
MCM63R918A
14
MOTOROLA FAST SRAM
SLEEP MODE
This device is equipped with an optional sleep or low
power mode. The sleep mode pin is asynchronous and
active high. During normal operation, the ZZ pin is pulled low.
When ZZ is pulled high, the chip will enter sleep mode where
the device will meet lowest possible power conditions. The
Sleep Mode Timing diagram shows the modes of operation:
Normal Operation, No Read/Write Allowed, and Sleep Mode.
Normal Operation
All inputs must meet setup and hold times prior to sleep
and tZZR nanoseconds after recovering from sleep. Clock
(CK) must also meet cycle high and low times during these
periods. Two cycles prior to sleep, initiation of either a read or
write operation is not allowed.
No Read/Write Allowed
During the period of time just prior to sleep and during
recovery from sleep, the assertion of any write or read signal
is not allowed. If a write or read operation occurs during
these periods, the memory array may be corrupted. Validity
of data out from the RAM can not be guaranteed immediately
after ZZ is asserted (prior to being in sleep). During sleep
mode recovery, the output impedance must be given
additional time above and beyond tZZR in order to match
desired impedance (see explanation in
Output Impedance
Circuitry
paragraph).
Sleep Mode
The RAM automatically deselects itself. The RAM discon-
nects its internal clock buffer. The external clock may contin-
ue to run without impacting the RAMs sleep current (IZZ). All
outputs will remain in a High–Z state while in sleep mode. All
inputs are allowed to toggle. The RAM will not be selected,
and will not perform any reads or writes.
SERIAL BOUNDARY SCAN TEST ACCESS PORT OPERATION
OVERVIEW
The serial boundary scan test access port (TAP) on this
RAM is designed to operate in a manner consistent with
IEEE Standard 1149.1–1990 (commonly referred to as
JTAG), but does not implement all of the functions required
for IEEE 1149.1 compliance. Certain functions have been
modified or eliminated because their implementation places
extra delays in the RAMs critical speed path. Nevertheless,
the RAM supports the standard TAP controller architecture.
(The TAP controller is the state machine that controls the
TAPs operation) and can be expected to function in a manner
that does not conflict with the operation of devices with IEEE
1149.1 compliant TAPs. The TAP operates using conven-
tional JEDEC Standard 8–1B low voltage (3.3 V) TTL/CMOS
logic level signaling.
DISABLING THE TEST ACCESS PORT
It is possible to use this device without utilizing the TAP. To
disable the TAP controller without interfering with normal
operation of the device, TCK must be tied to VSS to preclude
mid–level inputs. TDI and TMS are designed so an undriven
input will produce a response identical to the application of a
logic 1, and may be left unconnected. But they may also be
tied to VDD through a 1 k resistor. TDO should be left uncon-
nected.
TAP DC OPERATING CHARACTERISTICS
(2.375 V
VDD
3.6 V, 0
°
C
TA
70
°
C, Unless Otherwise Noted)
Parameter
Symbol
Min
Max
Unit
Notes
Logic Input Logic High
VIH1
VIL1
Ilkg
VOL1
VOH1
VOL2
VOH2
1.2
VDD + 0.3
0.4
V
Logic Input Logic Low
–0.3
V
Logic Input Leakage Current
±
5
μ
A
1
CMOS Output Logic Low
0.2
V
2
CMOS Output Logic High
VDD – 0.2
V
3
TTL Output Logic Low
0.4
V
4
TTL Output Logic High
2.4
V
5
NOTES:
1. 0 V
Vin
VDD for all logic input pins.
2. IOL1
100
μ
A @ VOL = 0.2 V. Sampled, not 100% tested.
3. |IOH1|
100
μ
A @ VDDQ – 0.2 V. Sampled, not 100% tested.
4. IOL2
8 mA @ VOL = 0.4 V.
5. |IOH2|
8 mA @ VOH = 2.4 V.
相關PDF資料
PDF描述
MCM63Z736 128K x 36 Bit Synchronous Fast Static RAM(128K x 36位同步快速靜態RAM)
MCM63Z818 256Kx18 Bit Synchronous Fast Static RAM(256Kx18位同步快速靜態RAM)
MCM64AF32 256K Asynchronous Secondary Cache Module for Pentium
MCM64AF32SG15 256K Asynchronous Secondary Cache Module for Pentium
MCM64PE32SDG66 256K/512K Pipelined BurstRAM Secondary Cache Module for Pentium
相關代理商/技術參數
參數描述
MCM63R836FC3.0 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R836FC3.0R 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R836FC3.3 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R836FC3.3R 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
MCM63R836FC3.7 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:MCM63R836
主站蜘蛛池模板: 崇信县| 高阳县| 新乡市| 扶余县| 秦安县| 沙田区| 察哈| 陕西省| 西畴县| 岳阳县| 博湖县| 大冶市| 鄂伦春自治旗| 灯塔市| 秭归县| 壶关县| 菏泽市| 贵德县| 柳林县| 驻马店市| 田阳县| 阿巴嘎旗| 台前县| 云南省| 共和县| 巴塘县| 巴彦县| 沛县| 原平市| 庆阳市| 平武县| 盐亭县| 五大连池市| 荆门市| 桐乡市| 克拉玛依市| 静海县| 武鸣县| 确山县| 新源县| 德州市|