欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MCM69L738AZP8.5R
廠商: MOTOROLA INC
元件分類: DRAM
英文描述: Circular Connector; Body Material:Aluminum; Series:PT07; No. of Contacts:12; Connector Shell Size:14; Connecting Termination:Solder; Circular Shell Style:Jam Nut Receptacle; Circular Contact Gender:Pin; Insert Arrangement:14-12
中文描述: 128K X 36 CACHE SRAM, 8.5 ns, PBGA119
封裝: 14 X 22 MM, 1.27 MM PITCH, PLASTIC, BGA-119
文件頁數: 12/20頁
文件大?。?/td> 212K
代理商: MCM69L738AZP8.5R
MCM69L738A
MCM69L820A
12
MOTOROLA FAST SRAM
SERIAL BOUNDARY SCAN TEST ACCESS PORT OPERATION
OVERVIEW
The serial boundary scan test access port (TAP) on this
RAM is designed to operate in a manner consistent with
IEEE Standard 1149.1–1990 (commonly referred to as
JTAG), but does not implement all of the functions required
for 1149.1 compliance. Certain functions have been modified
or eliminated because their implementation places extra de-
lays in the RAMs critical speed path. Nevertheless, the RAM
supports the standard TAP controller architecture. (The TAP
controller is the state machine that controls the TAPs opera-
tion) and can be expected to function in a manner that does
not conflict with the operation of devices with Standard
1149.1 compliant TAPs. The TAP operates using conven-
tional JEDEC Standard 8–1B Low Voltage (3.3 V) TTL/
CMOS logic level signaling.
DISABLING THE TEST ACCESS PORT
It is possible to use this device without utilizing the TAP. To
disable the TAP Controller without interfering with normal
operation of the device, TCK must be tied to VSS to preclude
mid level inputs. TDI and TMS are designed so an undriven
input will produce a response identical to the application of a
logic 1, and may be left unconnected. But they may also be
tied to VDD through a 1 k resistor. TDO should be left uncon-
nected.
TAP DC OPERATING CHARACTERISTICS
(0
°
C
TA
70
°
C, Unless Otherwise Noted)
Parameter
Symbol
Min
Max
Unit
Note
Logic Input Logic High
VIH1
VIL1
Ilkg
VOL1
VOH1
VOL2
VOH2
2.0
VDD + 0.3
0.8
V
Logic Input Logic Low
– 0.3
V
Logic Input Leakage Current
±
5
μ
A
1
CMOS Output Logic Low
0.2
V
2
CMOS Output Logic High
VDD – 0.2
V
3
TTL Output Logic Low
0.4
V
4
TTL Output Logic High
2.4
V
5
NOTES:
1. 0 V
Vin
VDDQ for all logic input pins.
2. IOL1
100
μ
A @ VOL = 0.2 V. Sampled, not 100% tested.
3.
IOH1
100
μ
A @ VDDQ – 0.2 V. Sampled, not 100% tested.
4. IOL2
8 mA @ VOL = 0.4 V.
5.
IOH2
8 mA @ VOH = 2.4 V.
相關PDF資料
PDF描述
MCM69L820AZP8.5R Circular Connector; MIL SPEC:MIL-C-26482, Series I, Solder; Body Material:Aluminum; Series:PT07; No. of Contacts:12; Connector Shell Size:14; Connecting Termination:Solder; Circular Shell Style:Jam Nut Receptacle
MCM69L738A 4M Late Write 2.5 V I/O
MCM69L738AZP9 4M Late Write 2.5 V I/O
MCM69L820AZP8.5 Circular Connector; MIL SPEC:MIL-C-26482, Series I, Solder; Body Material:Aluminum; Series:PT07; No. of Contacts:4; Connector Shell Size:12; Connecting Termination:Solder; Circular Shell Style:Jam Nut Receptacle; Body Style:Straight
MCM69L819A 4M-bit Synchronous Late Write Fast SRAM(4M位同步遲寫、快速靜態RAM)
相關代理商/技術參數
參數描述
MCM69L738AZP9 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write 2.5 V I/O
MCM69L738AZP9.5 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write 2.5 V I/O
MCM69L738AZP9.5R 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write 2.5 V I/O
MCM69L738AZP9R 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write 2.5 V I/O
MCM69L817 制造商:SIPEX 制造商全稱:Sipex Corporation 功能描述:S2ADC⑩ - Simultaneous Sampling Analog to Digital Converter
主站蜘蛛池模板: 凤山县| 阿拉善盟| 永州市| 米林县| 酉阳| 嵊州市| 鹤山市| 肃宁县| 宁武县| 潞西市| 绵竹市| 两当县| 镇平县| 邯郸县| 萨迦县| 定边县| 辛集市| 山西省| 乌恰县| 柘荣县| 互助| 榆社县| 和田市| 米林县| 临湘市| 新竹县| 玉山县| 禹城市| 黎城县| 台东县| 长泰县| 西峡县| 惠来县| 汽车| 赤水市| 玛曲县| 罗甸县| 虞城县| 田阳县| 武乡县| 丰城市|