欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MCM69Q618TQ8
廠商: MOTOROLA INC
元件分類: DRAM
英文描述: 64K x 18 Bit Synchronous Separate I/O SRAM
中文描述: 64K X 18 STANDARD SRAM, 8 ns, PQFP100
封裝: TQFP-100
文件頁數: 1/16頁
文件大小: 175K
代理商: MCM69Q618TQ8
MCM69F817
1
MOTOROLA FAST SRAM
Product Preview
256K x 18 Bit Flow–Through
BurstRAM
Synchronous
Fast Static RAM
The MCM69F817 is a 4M bit synchronous fast static RAM designed to provide
a burstable, high performance, secondary cache for the PowerPC
and other
high performance microprocessors. It is organized as 256K words of 18 bits
each. This device integrates input registers, a 2–bit address counter, and high
speed SRAM onto a single monolithic circuit for reduced parts count in cache
data RAM applications. Synchronous design allows precise cycle control with the
use of an external clock (K).
Addresses (SA), data inputs (DQx), and all control signals except output
enable (G) and linear burst order (LBO) are clock (K) controlled through positive–
edge–triggered noninverting registers.
Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst
addresses can be generated internally by the MCM69F817 (burst sequence
operates in linear or interleaved mode dependent upon the state of LBO) and
controlled by the burst address advance (ADV) input pin.
Write cycles are internally self–timed and are initiated by the rising edge of the
clock (K) input. This feature eliminates complex off–chip write pulse generation
and provides increased timing flexibility for incoming signals.
Synchronous byte write (SBx), synchronous global write (SGW), and synchro-
nous write enable (SW) are provided to allow writes to either individual bytes or
to all bytes. The two bytes are designated as “a” and “b”. SBa controls DQa and
SBb controls DQb. Individual bytes are written if the selected byte writes SBx are
asserted with SW. All bytes are written if either SGW is asserted or if all SBx and
SW are asserted.
For read cycles, a flow–through SRAM allows output data to simply flow freely
from the memory array.
The MCM69F817 operates from a 3.3 V core power supply and all outputs
operate on a 3.3 V or 2.5 V power supply. All inputs and outputs are JEDEC stan-
dard JESD8–5 compatible.
MCM69F817 Speed Options
Speed
tKHKH
Flow–Through
tKHQV
Setup
Hold
IDD
150 MHz
6.7 ns
6 ns
0.5 ns
1 ns
375 mA
133 MHz
7.5 ns
6.5 ns
0.5 ns
1 ns
350 mA
117 MHz
8.5 ns
7 ns
0.5 ns
1 ns
325 mA
3.3 V + 10%, – 5% Core Power Supply, Operates with a 3.3 V or 2.5 V I/O
Supply
ADSP, ADSC, and ADV Burst Control Pins
Selectable Burst Sequencing Order (Linear/Interleaved)
Single–Cycle Deselect Timing
Internally Self–Timed Write Cycle
Byte Write and Global Write Control
PB1 Version 2.0 Compatible
JEDEC Standard 119–Pin PBGA Package
BurstRAM is a trademark of Motorola, Inc.
The PowerPC name is a trademark of IBM Corp., used under license therefrom.
This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice.
Order this document
by MCM69F817/D
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
MCM69F817
ZP PACKAGE
PBGA
CASE 999–01
REV 1
6/26/97
Motorola, Inc. 1997
相關PDF資料
PDF描述
MCM69Q618TQ8R 64K x 18 Bit Synchronous Separate I/O SRAM
MCM69T618 64K x 18 Bit Synchronous Pipelined Cache Tag RAM
MCM69T618TQ5 64K x 18 Bit Synchronous Pipelined Cache Tag RAM
MCM69T618TQ5R 64K x 18 Bit Synchronous Pipelined Cache Tag RAM
MCM69C232 4K x 64 CAM
相關代理商/技術參數
參數描述
MCM69Q618TQ8R 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:64K x 18 Bit Synchronous Separate I/O SRAM
MCM69R736A 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write HSTL
MCM69R736AZP5 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write HSTL
MCM69R736AZP5R 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write HSTL
MCM69R736AZP6 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:4M Late Write HSTL
主站蜘蛛池模板: 吴桥县| 龙南县| 三明市| 江源县| 韶关市| 陇川县| 蒙山县| 东源县| 四子王旗| 马鞍山市| 和静县| 新蔡县| 白城市| 临夏市| 策勒县| 伊春市| 安西县| 苏尼特右旗| 法库县| 富顺县| 江城| 花莲县| 汉源县| 读书| 宣城市| 丰顺县| 眉山市| 沿河| 额敏县| 稷山县| 新疆| 平阴县| 岳西县| 大洼县| 扶风县| 沂水县| 兴安盟| 晋州市| 嘉荫县| 宾阳县| 景德镇市|