欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MPC9229EI
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘產生/分配
英文描述: 400 MHz, OTHER CLOCK GENERATOR, PQCC28
封裝: LEAD FREE, PLASTIC, LCC-28
文件頁數: 1/12頁
文件大小: 1359K
代理商: MPC9229EI
DATA SHEET
MPC9229 REVISION 3 AUGUST 6, 2009
1
2009 Integrated Device Technology, Inc.
400MHz Low Voltage PECL Clock Synthesizer
MPC9229
The MPC9229 is a 3.3 V compatible, PLL based clock synthesizer targeted for high
performance clock generation in mid-range to high-performance telecom, networking and
computing applications. With output frequencies from 25 MHz to 400 MHz and the support of
differential PECL output signals the device meets the needs of the most demanding clock
applications.
Features
25 MHz to 400 MHz Synthesized Clock Output Signal
Differential PECL Output
LVCMOS Compatible Control Inputs
On-Chip Crystal Oscillator for Reference Frequency Generation
3.3-V Power Supply
Fully Integrated PLL
Minimal Frequency Overshoot
Serial 3-Wire Programming Interface
Parallel Programming Interface for Power-Up
32-Lead LQFP and 28-Lead PLCC Packaging
32-Lead and 28-Lead Pb-Free Package Available
SiGe Technology
Ambient Temperature Range 0°C to +70°C
Pin and Function Compatible to the MC12429
Functional Description
The internal crystal oscillator uses the external quartz crystal as the basis of its frequency
reference. The frequency of the internal crystal oscillator is divided by 16 and then multiplied
by the PLL. The VCO within the PLL operates over a range of 800 to 1600 MHz. Its output is
scaled by a divider that is configured by either the serial or parallel interfaces. The crystal
oscillator frequency fXTAL, the PLL feedback-divider M and the PLL post-divider N determine
the output frequency.
The feedback path of the PLL is internal. The PLL adjusts the VCO output frequency to be
4
M times the reference frequency by adjusting the VCO control voltage. Note that for some
values of M (either too high or too low) the PLL will not achieve phase lock. The PLL will be
stable if the VCO frequency is within the specified VCO frequency range (800 to 1600 MHz).
The M-value must be programmed by the serial or parallel interface.
The PLL post-divider N is configured through either the serial or the parallel interfaces, and
can provide one of four division ratios (1, 2, 4, or 8). This divider extends performance of the
part while providing a 50% duty cycle. The output driver is driven differentially from the output
divider, and is capable of driving a pair of transmission lines terminated 50
to VCC 2.0 V. The positive supply voltage for the internal PLL
is separated from the power supply for the core logic and output drivers to minimize noise induced jitter.
The configuration logic has two sections: serial and parallel. The parallel interface uses the values at the M[8:0] and N[1:0] inputs to configure
the internal counters. It is recommended on system reset to hold the P_LOAD input LOW until power becomes valid. On the LOW-to-HIGH
transition of P_LOAD, the parallel inputs are captured. The parallel interface has priority over the serial interface. Internal pullup resistors are
provided on the M[8:0] and N[1:0] inputs prevent the LVCMOS compatible control inputs from floating.
The serial interface centers on a fourteen bit shift register. The shift register shifts once per rising edge of the S_CLOCK input. The serial
input S_DATA must meet setup and hold timing as specified in the AC Characteristics section of this document. The configuration latches will
capture the value of the shift register on the HIGH-to-LOW edge of the S_LOAD input. Refer to Programming Interface for more information.
The TEST output reflects various internal node values, and is controlled by the T[2:0] bits in the serial data stream. In order to minimize the
PLL jitter, it is recommended to avoid active signal on the TEST output.
MPC9229
400 MHz LOW VOLTAGE
CLOCK SYNTHESIZER
ORDERING INFORMATION
Device
Temp.
Range
Case
No.
Package
MPC9229FN
0°C
to +70°C
776-02
PLCC
MPC9229EI
776-02
PLCC
MPC9229FA
873A-03
LQFP
MPC9229AC
873A-03
LQFP
FA SUFFIX
32-LEAD LQFP PACKAGE
CASE 873A-04
AC SUFFIX
32-LEAD LQFP PACKAGE
Pb-FREE PACKAGE
CASE 873A-04
EI SUFFIX
28-LEAD PLCC PACKAGE
Pb-FREE PACKAGE
CASE 776-02
FN SUFFIX
28-LEAD PLCC PACKAGE
CASE 776-02
相關PDF資料
PDF描述
MPC9229FN 400 MHz, OTHER CLOCK GENERATOR, PQCC28
MPC9229AC 400 MHz, OTHER CLOCK GENERATOR, PQFP32
MPC92429FN 400 MHz, OTHER CLOCK GENERATOR, PQCC28
MPC92429AC 400 MHz, OTHER CLOCK GENERATOR, PQFP32
MPC92429EI 400 MHz, OTHER CLOCK GENERATOR, PQCC28
相關代理商/技術參數
參數描述
MPC9229EIR2 功能描述:時鐘合成器/抖動清除器 FSL 400MHz LVPECL Freq. Synthesizer RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC9229FA 功能描述:IC PECL CLOCK LV 400MHZ 32-LQFP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數:1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應商設備封裝:* 包裝:*
MPC9229FAR2 制造商:Integrated Device Technology Inc 功能描述:PLL Clock Synthesizer Single 32-Pin TQFP T/R
MPC9229FN 功能描述:鎖相環 - PLL 3.3V 400MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
MPC9229FNR2 制造商:Integrated Device Technology Inc 功能描述:PLL Clock Synthesizer Single 28-Pin PLCC T/R
主站蜘蛛池模板: 上饶县| 杨浦区| 无棣县| 凌海市| 永州市| 青岛市| 丰顺县| 云林县| 嘉祥县| 博乐市| 红原县| 虎林市| 扬州市| 黑山县| 南华县| 屏南县| 蒙山县| 缙云县| 佛坪县| 微山县| 乐东| 曲靖市| 曲阜市| 安平县| 汨罗市| 阿拉善左旗| 宝坻区| 太和县| 肥城市| 商城县| 砚山县| 竹北市| 静海县| 兴隆县| 闵行区| 嵩明县| 正安县| 年辖:市辖区| 灌云县| 泗洪县| 永胜县|