欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): MT54W4MH9B
廠商: Micron Technology, Inc.
英文描述: 36Mb QDR⑩II SRAM 2-WORD BURST
中文描述: ⑩分配36MB四年防務(wù)審查II SRAM的2字爆
文件頁(yè)數(shù): 1/27頁(yè)
文件大?。?/td> 302K
代理商: MT54W4MH9B
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY
MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.
36Mb: 1.8V V
DD
, HSTL, QDRIIb2 SRAM
MT54W2MH18B_A.fm - Rev. 9/02
Micron Technology, Inc., reserves the right to change products or specifications without notice.
1
2002, Micron Technology Inc.
4 MEG x 8, 4 MEG x 9, 2 MEG x 18, 1 MEG x 36
1.8V V
DD
, HSTL, QDRIIb2 SRAM
ADVANCE
36Mb QDR
II SRAM
2-WORD BURST
MT54W4MH8B
MT54W4MH9B
MT54W2MH18B
MT54W1MH36B
FEATURES
DLL circuitry for accurate output data placement
Separate independent read and write data ports
with concurrent transactions
100 percent bus utilization DDR READ and WRITE
operation
Fast clock to valid data times
Full data coherency, providing most current data
Two-tick burst counter for low DDR transaction size
Double data rate operation on read and write ports
Two input clocks (K and K#) for precise DDR timing
at clock rising edges only
Two output clocks (C and C#) for precise flight time
and clock skew matching—clock and data delivered
together to receiving device
Single address bus
Simple control logic for easy depth expansion
Internally self-timed, registered writes
+1.8V core and HSTL I/O
Clock-stop capability
15mm x 17mm, 1mm pitch, 11 x 15 grid FBGA
package
User-programmable impedance output
JTAG boundary scan
GENERAL DESCRIPTION
The Micron
QDRII (Quad Data Rate) synchro-
nous, pipelined burst SRAM employs high-speed, low-
power CMOS designs using an advanced 6T CMOS
process.
The QDR architecture consists of two separate DDR
(double data rate) ports to access the memory array.
The read port has dedicated data outputs to support
READ operations. The write port has dedicated data
inputs to support WRITE operations. This architecture
eliminates the need for high-speed bus turnaround.
Access to each port is accomplished using a common
address bus. Addresses for reads and writes are latched
on rising edges of the K and K# input clocks, respec-
tively. Each address location is associated with two
words that burst sequentially into or out of the device.
OPTIONS
Clock Cycle Timing
4ns (250 MHz)
5ns (200 MHz)
6ns (167 MHz)
7.5ns (133 MHz)
Configurations
4 Meg x 8
4 Meg x 9
2 Meg x 18
1 Meg x 36
Package
165-ball, 15mm x 17mm FBGA
MARKING
1
NOTE:
1. A Part Marking Guide for the FBGA devices can be found
on Micron’s Web site—
http://www.micron.com/number-
guide
.
-4
-5
-6
-7.5
MT54W4MH8B
MT54W4MH9B
MT54W2MH18B
MT54W1MH36B
F
VALID PART NUMBERS
PART NUMBER
MT54W4MH8BF-xx
MT54W4MH9BF-xx
MT54W2MH18BF-xx
MT54W1MH36BF-xx
DESCRIPTION
4 Meg x 8, QDRIIb2 FBGA
4 Meg x 9, QDRIIb2 FBGA
2 Meg x 18, QDRIIb2 FBGA
1 Meg x 36, QDRIIb2 FBGA
Figure 1
165-Ball FBGA
相關(guān)PDF資料
PDF描述
MT54W4MH9B-4 36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9B-5 36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9B-6 36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9B-7.5 36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9BF-4 36Mb QDR⑩II SRAM 2-WORD BURST
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT54W4MH9B-4 制造商:MICRON 制造商全稱:Micron Technology 功能描述:36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9B-5 制造商:MICRON 制造商全稱:Micron Technology 功能描述:36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9B-6 制造商:MICRON 制造商全稱:Micron Technology 功能描述:36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9B-7.5 制造商:MICRON 制造商全稱:Micron Technology 功能描述:36Mb QDR⑩II SRAM 2-WORD BURST
MT54W4MH9BF-4 制造商:MICRON 制造商全稱:Micron Technology 功能描述:36Mb QDR⑩II SRAM 2-WORD BURST
主站蜘蛛池模板: 兰西县| 镇康县| 滨州市| 杨浦区| 昌乐县| 炎陵县| 商水县| 嘉定区| 大渡口区| 渝中区| 阳山县| 衡山县| 定日县| 顺义区| 佛山市| 隆林| 普陀区| 长宁县| 定日县| 罗城| 阜平县| 南昌县| 剑河县| 宁海县| 莲花县| 磴口县| 长兴县| 长乐市| 封丘县| 定远县| 枞阳县| 顺义区| 堆龙德庆县| 石台县| 神池县| 伊宁市| 庄河市| 宜宾市| 荆州市| 禹城市| 迭部县|