欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: N74F574D,623
廠商: NXP Semiconductors
文件頁數: 7/14頁
文件大小: 0K
描述: IC FLIP FLOP TRI-ST OCTAL 20SOIC
產品培訓模塊: Logic Packages
標準包裝: 2,000
系列: 74F
功能: 標準
類型: D 型總線
輸出類型: 三態非反相
元件數: 1
每個元件的位元數: 8
頻率 - 時鐘: 100MHz
延遲時間 - 傳輸: 3.2ns
觸發器類型: 正邊沿
輸出電流高,低: 3mA,24mA
電源電壓: 4.5 V ~ 5.5 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 20-SOIC(0.295",7.50mm 寬)
包裝: 帶卷 (TR)
Philips Semiconductors
Product specification
74F573/74F574
Latch/flip-flop
74F573 Octal Transparent Latch (3-State)
74F574 Octal D Flip-Flop (3-State)
2
1989 Oct 16
853-0083 97897
FEATURES
74F573 is broadside pinout version of 74F373
74F574 is broadside pinout version of 74F374
Inputs and Outputs on opposite side of package allow easy
interface to Microprocessors
Useful as an Input or Output port for Microprocessors
3-State Outputs for Bus interfacing
Common Output Enable
74F563 and 74F564 are inverting version of 74F573 and 74F574
respectively
3-State Outputs glitch free during power-up and power-down
These are High-Speed replacements for N8TS805 and N8TS806
DESCRIPTION
The 74F573 is an octal transparent latch coupled to eight 3-State
output buffers. The two sections of the device are controlled
independently by Enable (E) and Output Enable (OE) control gates.
The 74F573 is functionally identical to the 74F373 but has a
broadside pinout configuration to facilitate PC board layout and
allow easy interface with microprocessors.
The data on the D inputs is transferred to the latch outputs when the
Enable (E) input is High. The latch remains transparent to the data
input while E is High and stores the data that is present one setup
time before the High-to-Low enable transition.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active Low Output Enable (OE) controls all eight 3-State buffers
independent to the latch operation. When OE is Low, the latched or
transparent data appears at the outputs. When OE is High, the
outputs are in high impedance “off” state, which means they will
neither drive nor load the bus.
The 74F574 is functionally identical to the 74F374 but has a
broadside pinout configuration to facilitate PC board layout and
allow easy interface with microprocesors.
It is an 8-bit, edge triggered register coupled to eight 3-State output
buffers. The two sections of the device are controlled independently
by the clock (CP) and Output Enable (OE) control gates.
The register is fully edge-triggered. The state of each D input, one
setup time before the Low-to-High clock transition is transferred to
the corresponding flip-flop’s Q output.
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active Low Output Enable (OE) controls all eight 3-State buffers
independently of the latch operation. When OE is Low, the latched
or transparent data appears at the outputs. When OE is High, the
outputs are in high impedance “off” state, which means they will
neither drive nor load the bus.
TYPE
TYPICAL
PROPAGATION DELAY
TYPICAL SUPPLY
CURRENT
(TOTAL)
74F573
5.0ns
35mA
TYPE
TYPICAL fMAX
TYPICAL SUPPLY
CURRENT
(TOTAL)
74F574
180MHz
50mA
ORDERING INFORMATION
DESCRIPTION
COMMERCIAL RANGE
VCC = 5V ±10%,
Tamb = 0°C to +70°C
PKG DWG #
20-Pin Plastic DIP
N74F573N, N74F574N
SOT146-1
20-Pin Plastic SOL
N74F573D, N74F574D
SOT163-1
20-Pin Plastic SSOP
N74F573DB
SOT339-1
INPUT AND OUTPUT LOADING AND FAN-OUT TABLE
PINS
DESCRIPTION
74F (U.L.)
HIGH/LOW
LOAD VALUE
HIGH/LOW
D0 - D7
Data inputs
1.0/1.0
20
A/0.6mA
E (74F573)
Latch Enable input (active falling edge)
1.0/1.0
20
A/0.6mA
OE
Output Enable input (active Low)
1.0/1.0
20
A/0.6mA
CP (74F574)
Clock Pulse input (active rising edge)
1.0/1.0
20
A/0.6mA
Q0 - Q7
3-State outputs
150/40
3.0mA/24mA
NOTE: One (1.0) FAST Unit Load is defined as: 20
A in the High state and 0.6mA in the Low state.
相關PDF資料
PDF描述
HEF4013BTT,112 IC FLIP FLOP DUAL D-TYPE 14TSSOP
74LVC1G74GT,115 IC D-TYPE F-F POS-EDG-TRG 8XSON
MC10H105MG IC GATE OR/NOR 3INPUT 16SOEIAJ
74LVC1G74GM,125 IC D-TYPE F-F POS-EDG-TRG 8-XQFN
MC10H105MELG IC GATE OR/NOR 3INPUT 16SOEIAJ
相關代理商/技術參數
參數描述
N74F574DB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Octal D-Type Flip-Flop
N74F574D-T 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Octal D-Type Flip-Flop
N74F574N 功能描述:觸發器 OCTAL D FLIP-FLOP RoHS:否 制造商:Texas Instruments 電路數量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
N74F574N,602 功能描述:觸發器 OCTAL D FLIP-FLOP RoHS:否 制造商:Texas Instruments 電路數量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
N74F574N-B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Octal D-Type Flip-Flop
主站蜘蛛池模板: 合阳县| 永登县| 井冈山市| 静乐县| 商河县| 巴林右旗| 定州市| 凤庆县| 台山市| 汪清县| 五台县| 延津县| 阿拉善左旗| 托克逊县| 永川市| 唐山市| 定陶县| 双柏县| 佛学| 灵璧县| 石城县| 堆龙德庆县| 海盐县| 扬州市| 肇庆市| 安徽省| 上饶市| 安庆市| 扶余县| 瑞安市| 喀什市| 同德县| 得荣县| 巴塘县| 沁阳市| 锡林浩特市| 松溪县| 高陵县| 郎溪县| 澄江县| 林口县|