欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): PEX8624-AARDK
廠商: PLX Technology, Inc.
英文描述: PCIe Gen2, 5.0GT/s 24-lane, 6-port Switch
中文描述: 的PCIe Gen2,5.0GT / s的24路,6端口交換機(jī)
文件頁(yè)數(shù): 1/4頁(yè)
文件大小: 225K
代理商: PEX8624-AARDK
Preliminary - PLX Confidential
PCIe Gen2, 5.0GT/s 24-lane, 6-port Switch
Features
PEX 8624 General Features
o
24-lane, 6-port PCIe Gen2 switch
-
Integrated 5.0 GT/s SerDes
o
19 x 19mm
2
, 324-pin FCBGA package
o
Typical Power: < 4.0 Watts
PEX 8624 Key Features
o
Standards Compliant
-
PCI Express Base Specification, r2.0
(backwards compatible w/ PCIe r1.0a/1.1)
-
PCI Power Management Spec, r1.2
-
Microsoft Vista Compliant
-
Supports Access Control Services
-
Dynamic link-width control
-
Dynamic SerDes speed control
o
High Performance
-
Non-blocking switch fabric
-
Full line rate on all ports
-
Packet Cut-Thru with 145ns max packet
latency (x8 to x8)
-
2KB Max Payload Size
-
Read Pacing (bandwidth throttling)
-
Dual-Cast
o
Flexible Configuration
-
Ports configurable as x1, x2, x4, x8
-
Registers configurable with strapping
pins, EEPROM, I
2
C, or host software
-
Lane and polarity reversal
-
Compatible with PCIe 1.0a PM
o
Dual-Host & Fail-Over Support
-
Configurable Non-Transparent port
-
Moveable upstream port
-
Crosslink port capability
o
Quality of Service (QoS)
-
Eight traffic classes per port
-
Weighted round-robin source
port arbitration
o
Reliability, Availability, Serviceability
-
3 Hot Plug Ports with native HP Signals
-
All ports hot plug capable thru I
C
(Hot Plug Controller on every port)
-
ECRC and Poison bit support
-
Data Path parity
-
Memory (RAM) Error Correction
-
INTA# and FATAL_ERR# signals
-
Advanced Error Reporting
-
Port Status bits and GPIO available
-
Per port error diagnostics
-
Performance Monitoring
Per port payload & header counters
-
JTAG AC/DC boundary scan
The
ExpressLane
TM
PEX 8624 device offers PCI Express switching
capability enabling users to add scalable high bandwidth, non-blocking
interconnection to a wide variety of applications including
workstations, storage systems, and communications platforms.
The
PEX 8624 is well suited for
fan-out
,
aggregation, and peer-to-peer
applications.
High Performance & Low Packet Latency
The PEX 8624 architecture supports packet
cut-thru with a maximum
latency of 145ns (x8 to x8).
This, combined with large packet memory and
non-blocking internal switch architecture, provides full line rate on all ports
for performance-hungry applications such as
servers
and
switch fabrics
.
The low latency enables applications to achieve high throughput and
performance. In addition to low latency, the device supports a
max payload
size of 2048 bytes
, enabling the user to achieve even higher throughput.
Data Integrity
The PEX 8624 provides
end-to-end CRC
(ECRC) protection and
Poison
bit
support to enable designs that require
end-to-end data integrity
. PLX also
supports data path parity and memory (RAM) error correction as packets
pass through the switch.
Flexible Register & Port Configuration
The PEX 8624’s 6 ports can be configured to lane widths of x1, x2, x4, or
x8. Flexible buffer allocation, along with the device's
flexible packet flow
control,
maximizes throughput for applications where more traffic flows in
the downstream, rather than upstream, direction. Any port can be designated
as the upstream port, which
can be changed dynamically.
The PEX 8624 also provides
several ways to configure its
registers. The device can be
configured through strapping
pins,
I
2
C interface
, host
software, or an optional
serial EEPROM. This allows
for easy debug during the
development phase,
performance monitoring
during the operation phase,
and driver or software
upgrade. Figure 1 shows
some of the PEX 8624’s
common port configurations.
Figure 1. Common Port Configurations
PEX 8624
Version 0.8 2007
PEX 8624
x4
PEX 8624
x8
PEX 8624
x8
PEX 8624
x8
x8
x8
5 x4
x4 x4 x4
x4
x4 x4
x8
相關(guān)PDF資料
PDF描述
PF0002 Analog IC
PF0008 Analog IC
PF0009 50MHz, 800V/&#181;s Op Amp; Package: PDIP; No of Pins: 8; Temperature Range: 0&deg;C to +70&deg;C
PF0030SERIES Dual and Quad Precision Rail-to-Rail Input and Output Op Amps; Package: SO; No of Pins: 8; Temperature Range: 0&deg;C to +70&deg;C
PF0031 500kHz High Efficiency 6A Switching Regulator; Package: TO-220; No of Pins: 7; Temperature Range: 0&deg;C to +70&deg;C
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PEX8624-AB-RDK 功能描述:界面開(kāi)發(fā)工具 PEX 8624 Rapid Development Kit RoHS:否 制造商:Bourns 產(chǎn)品:Evaluation Boards 類(lèi)型:RS-485 工具用于評(píng)估:ADM3485E 接口類(lèi)型:RS-485 工作電源電壓:3.3 V
PEX8624-BA RDK 功能描述:界面開(kāi)發(fā)工具 DEVELOPMENT KIT RoHS:否 制造商:Bourns 產(chǎn)品:Evaluation Boards 類(lèi)型:RS-485 工具用于評(píng)估:ADM3485E 接口類(lèi)型:RS-485 工作電源電壓:3.3 V
PEX8624-BB RDK 制造商:PLX Technology 功能描述:
PEX8624-BB50BIF 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 24 Lane, 6 Port PCI Express Gen 2 Switch RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PEX8624-BB50RBC F 功能描述:PCI Express? Switch IC 324-FCBGA (19x19) 制造商:broadcom limited 系列:ExpressLane? 包裝:托盤(pán) 零件狀態(tài):在售 應(yīng)用:PCI Express? 多路復(fù)用器/解復(fù)用器電路:- 開(kāi)關(guān)電路:- 通道數(shù):- 導(dǎo)通電阻(最大值):- 電壓 -?電源,單(V+):- 電壓 - 電源,雙(V±):- -3db 帶寬:- 特性:可配置 工作溫度:- 封裝/外殼:- 供應(yīng)商器件封裝:324-FCBGA(19x19) 標(biāo)準(zhǔn)包裝:420
主站蜘蛛池模板: 旌德县| 新营市| 务川| 都昌县| 石首市| 秭归县| 哈尔滨市| 文山县| 双辽市| 驻马店市| 湖州市| 乐都县| 伊宁市| 临海市| 长泰县| 怀化市| 德州市| 文登市| 抚州市| 长沙县| 余干县| 曲沃县| 三江| 丹凤县| 永顺县| 普兰店市| 清水县| 钟山县| 虞城县| 本溪市| 永平县| 樟树市| 精河县| 梅河口市| 定安县| 宜君县| 呼图壁县| 牙克石市| 石城县| 沭阳县| 翁源县|