欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: Q67100-Q1102
廠商: SIEMENS AG
英文描述: 4M x 4-Bit Dynamic RAM 2k & 4k Refresh
中文描述: 4米× 4位動態(tài)隨機(jī)存儲器2k
文件頁數(shù): 7/53頁
文件大?。?/td> 418K
代理商: Q67100-Q1102
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關(guān)PDF資料
PDF描述
Q67100-Q1103 4M x 4-Bit Dynamic RAM 2k & 4k Refresh
Q67100-Q1104 2M x 8 - Bit Dynamic RAM 2k Refresh
Q67100-H3508 8/16 Kbit 1024/2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
Q67100-H3509 8/16 Kbit 1024/2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus, Page Protection Mode
Q67100-3033 256K x 16-Bit EDO-Dynamic RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Q67100-Q1103 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 4-Bit Dynamic RAM 2k & 4k Refresh
Q67100-Q1104 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:2M x 8-Bit Dynamic RAM 2k Refresh
Q67100-Q1105 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:2M x 8-Bit Dynamic RAM 2k Refresh
Q67100-Q1106 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:2M x 8 - Bit Dynamic RAM 2k Refresh
Q67100-Q1107 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 16-Bit Dynamic RAM 1k Refresh
主站蜘蛛池模板: 云安县| 诸城市| 义乌市| 吴堡县| 巧家县| 繁昌县| 手游| 黎城县| 栾城县| 秭归县| 外汇| 景宁| 定兴县| 休宁县| 长丰县| 子长县| 米泉市| 翁源县| 兴国县| 镇巴县| 名山县| 曲阳县| 江西省| 兰考县| 乃东县| 吴堡县| 隆回县| 陆丰市| 娄烦县| 临汾市| 彭阳县| 常德市| 南阳市| 和林格尔县| 南投市| 潮安县| 清苑县| 时尚| 金堂县| 商南县| 石渠县|