欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q1135
廠商: SIEMENS AG
英文描述: 3.3V 4M x 4-Bit EDO-Dynamic RAM
中文描述: 3.3 4米× 4位江戶動態隨機存儲器
文件頁數: 7/53頁
文件大小: 418K
代理商: Q67100-Q1135
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關PDF資料
PDF描述
Q67101-H5173-A701 DDC-PLUS-Deflection Controller
Q67101-H6788 ICs for Communications
Q67101-H6789 ICs for Communications
Q67101-H6790 ICs for Communications
Q67101-H6791 ICs for Communications
相關代理商/技術參數
參數描述
Q67100-Q1136 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:3.3V 4M x 4-Bit EDO-Dynamic RAM
Q67100-Q1143 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:3.3V 4M x 4-Bit EDO-Dynamic RAM
Q67100-Q1144 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:3.3V 4M x 4-Bit EDO-Dynamic RAM
Q67100-Q1147 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:2M x 8-Bit Dynamic RAM
Q67100-Q1148 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:2M x 8-Bit Dynamic RAM
主站蜘蛛池模板: 巧家县| 商河县| 罗平县| 蓝山县| 历史| 侯马市| 阿克苏市| 麟游县| 本溪市| 镇原县| 南投市| 沙坪坝区| 乡城县| 贵阳市| 尖扎县| 峡江县| 阿拉善右旗| 老河口市| 山丹县| 郸城县| 大埔区| 陇南市| 疏附县| 华安县| 涟水县| 株洲县| 塔河县| 新丰县| 迭部县| 怀柔区| 淳化县| 克东县| 南木林县| 唐河县| 新巴尔虎右旗| 新兴县| 安国市| 平泉县| 浮山县| 寿宁县| 旺苍县|