欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q1841
廠商: INFINEON TECHNOLOGIES AG
英文描述: BAG 3X5 SHIELDED ZIP LOCK
中文描述: 64兆位同步DRAM
文件頁數: 1/53頁
文件大?。?/td> 418K
代理商: Q67100-Q1841
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
1
12.99
The HYB 39S64400/800/160BT are four bank Synchronous DRAM’s organized as
4 banks
×
4MBit
×
4, 4 banks
×
2 MBit
×
8 and 4 banks
×
1 Mbit
×
16 respectively. These synchron-
ous devices achieve high speed data transfer rates by employing a chip architecture that prefects
multiple bits and then synchronizes the output data to a system clock. The chip is fabricated using
the Infineon advanced 0.2
μ
m 64 MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for Synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rates than is possible with standard DRAMs. A sequential and gapless data rate is
possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a
single 3.3 V
±
0.3 V power supply and are available in TSOPII packages.
High Performance:
Fully Synchronous to Positive Clock Edge
0 to 70
°
C operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 1, 2, 4, 8
Full page (optional) for sequential wrap
around
Multiple Burst Read with Single Write
Operation
Automatic and Controlled Precharge
Command
Data Mask for Read/Write Control (x4, x8)
Data Mask for Byte Control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
4096 Refresh Cycles / 64 ms
Random Column Address every CLK
(1-N Rule)
Single 3.3 V
±
0.3 V Power Supply
LVTTL Interface
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
-7.5 version for PC133 3-3-3 application
-8 version for PC100 2-2-2 applications
-7.5
-8
Units
f
CKMAX
133
125
MHz
t
CK3
7.5
8
ns
t
AC3
5.4
6
ns
t
CK2
10
10
ns
t
AC2
6
6
ns
64-MBit Synchronous DRAM
相關PDF資料
PDF描述
Q67100-Q1844 BAG 4X6 SHIELDED ZIP LOCK
Q67100-Q2776 BAG 5X8 SHIELDED ZIP LOCK
Q67100-Q2781 BAG 6X10 SHIELDED ZIP LOCK
Q67100-Q2800 BAG 8X10 SHIELDED ZIP LOCK
Q67100-H5001 NONVOLATILE MEMORY 2-Kbit EEPROM WITH I2C BUS
相關代理商/技術參數
參數描述
Q67100-Q1844 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:64-MBit Synchronous DRAM
Q67100-Q2001 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 32-Bit Dynamic RAM Module
Q67100-Q2002 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 64-Bit Dynamic RAM Module
Q67100-Q2003 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 64-Bit Dynamic RAM Module
Q67100-Q2004 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 72-Bit Dynamic RAM Module
主站蜘蛛池模板: 滨海县| 松滋市| 克什克腾旗| 永清县| 泗水县| 长宁县| 陆良县| 望城县| 通化县| 彭水| 林州市| 长宁区| 镇康县| 凤凰县| 武强县| 内黄县| 阿瓦提县| 濮阳县| 垫江县| 溧阳市| 龙山县| 广南县| 威信县| 伊春市| 金门县| 邹平县| 龙州县| 武威市| 曲沃县| 宝清县| 七台河市| 黄浦区| 启东市| 科技| 澎湖县| 云南省| 贺州市| 黄浦区| 长顺县| 土默特左旗| 宾川县|