欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q2098
廠商: SIEMENS AG
英文描述: 8M x 32-Bit EDO-DRAM Module
中文描述: 8米× 32位江戶記憶體模組
文件頁數: 7/53頁
文件大小: 418K
代理商: Q67100-Q2098
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關PDF資料
PDF描述
Q67100-Q2099 8M x 32-Bit EDO-DRAM Module
Q67100-Q2100 256k x 16-Bit EDO-DRAM
Q67100-Q2116 1M x 4-Bit Dynamic RAM
Q67100-Q2118 1M x 4-Bit Dynamic RAM
Q67100-Q2120 1M x 4-Bit Dynamic RAM
相關代理商/技術參數
參數描述
Q67100-Q2099 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 32-Bit EDO-DRAM Module
Q67100-Q2100 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:256k x 16-Bit EDO-DRAM
Q67100-Q2116 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM
Q67100-Q2118 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM
Q67100-Q2120 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM
主站蜘蛛池模板: 永定县| 晋州市| 榆树市| 滁州市| 山东| 威远县| 武义县| 二连浩特市| 宜昌市| 庆元县| 红安县| 昌图县| 广灵县| 胶州市| 徐闻县| 铜川市| 梓潼县| 信丰县| 桑植县| 石楼县| 会宁县| 桐庐县| 永寿县| 江津市| 东乡族自治县| 青冈县| 河池市| 图片| 永顺县| 宁明县| 乐昌市| 襄樊市| 疏勒县| 鸡西市| 灵璧县| 德江县| 扶余县| 安仁县| 平邑县| 远安县| 土默特左旗|