欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q2781
廠商: INFINEON TECHNOLOGIES AG
英文描述: BAG 6X10 SHIELDED ZIP LOCK
中文描述: 64兆位同步DRAM
文件頁數: 7/53頁
文件大小: 418K
代理商: Q67100-Q2781
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關PDF資料
PDF描述
Q67100-Q2800 BAG 8X10 SHIELDED ZIP LOCK
Q67100-H5001 NONVOLATILE MEMORY 2-Kbit EEPROM WITH I2C BUS
Q67100-H6222 ICs for Communications
Q67100-H6035 ICs for Communications
Q67100-H6216 ICs for Communications
相關代理商/技術參數
參數描述
Q67100-Q2800 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:64-MBit Synchronous DRAM
Q67100-Q3016 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 36-Bit EDO-DRAM Module
Q67100-Q3017 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 36-Bit EDO-DRAM Module
Q67100-Q3018 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 36-Bit EDO-DRAM Module
Q67100-Q3019 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 36-Bit EDO-DRAM Module
主站蜘蛛池模板: 松江区| 荆门市| 临沭县| 武宣县| 虞城县| 南岸区| 岑溪市| 泸西县| 南部县| 兴安县| 镇雄县| 富平县| 凯里市| 克拉玛依市| 句容市| 四平市| 红原县| 闽侯县| 台南县| 谷城县| 武山县| 溆浦县| 堆龙德庆县| 林周县| 壶关县| 临沭县| 景宁| 博爱县| 尼木县| 探索| 大港区| 平昌县| 吴桥县| 德化县| 阜南县| 枝江市| 靖江市| 隆尧县| 台北市| 洛川县| 六盘水市|