欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: Q67100-Q518
廠商: SIEMENS AG
英文描述: 1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
中文描述: 1個M × 1位動態(tài)隨機存儲器的低功耗1個Mⅴ1位動態(tài)隨機存儲器
文件頁數(shù): 7/53頁
文件大小: 418K
代理商: Q67100-Q518
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關(guān)PDF資料
PDF描述
Q67100-Q519 1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
Q67100-Q526 1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
Q67100-Q527 1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
Q67100-Q530 256 K x 4-Bit Dynamic RAM Low Power 256 K x 4-Bit Dynamic RAM
Q67100-Q536 256 K x 4-Bit Dynamic RAM Low Power 256 K x 4-Bit Dynamic RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Q67100-Q519 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
Q67100-Q526 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
Q67100-Q527 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
Q67100-Q530 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:256 K x 4-Bit Dynamic RAM Low Power 256 K x 4-Bit Dynamic RAM
Q67100-Q536 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:256 K x 4-Bit Dynamic RAM Low Power 256 K x 4-Bit Dynamic RAM
主站蜘蛛池模板: 广德县| 嘉善县| 义马市| 阿城市| 宁化县| 兖州市| 察雅县| 夹江县| 平舆县| 固镇县| 同江市| 蛟河市| 麦盖提县| 浦北县| 牡丹江市| 沁水县| 耒阳市| 白城市| 吴川市| 怀来县| 合肥市| 河曲县| 耒阳市| 布尔津县| 平阴县| 花莲市| 牡丹江市| 隆安县| 六盘水市| 宣城市| 晋江市| 莱州市| 泰州市| 泰顺县| 景泰县| 姚安县| 彭水| 铜川市| 阿克苏市| 蓬安县| 托克托县|