欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: Q67100-Q727
廠商: SIEMENS AG
英文描述: 256k x 16-Bit Dynamic RAM
中文描述: 256k x 16位動態(tài)隨機存儲器
文件頁數(shù): 1/53頁
文件大小: 418K
代理商: Q67100-Q727
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
1
12.99
The HYB 39S64400/800/160BT are four bank Synchronous DRAM’s organized as
4 banks
×
4MBit
×
4, 4 banks
×
2 MBit
×
8 and 4 banks
×
1 Mbit
×
16 respectively. These synchron-
ous devices achieve high speed data transfer rates by employing a chip architecture that prefects
multiple bits and then synchronizes the output data to a system clock. The chip is fabricated using
the Infineon advanced 0.2
μ
m 64 MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for Synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rates than is possible with standard DRAMs. A sequential and gapless data rate is
possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a
single 3.3 V
±
0.3 V power supply and are available in TSOPII packages.
High Performance:
Fully Synchronous to Positive Clock Edge
0 to 70
°
C operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 1, 2, 4, 8
Full page (optional) for sequential wrap
around
Multiple Burst Read with Single Write
Operation
Automatic and Controlled Precharge
Command
Data Mask for Read/Write Control (x4, x8)
Data Mask for Byte Control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
4096 Refresh Cycles / 64 ms
Random Column Address every CLK
(1-N Rule)
Single 3.3 V
±
0.3 V Power Supply
LVTTL Interface
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
-7.5 version for PC133 3-3-3 application
-8 version for PC100 2-2-2 applications
-7.5
-8
Units
f
CKMAX
133
125
MHz
t
CK3
7.5
8
ns
t
AC3
5.4
6
ns
t
CK2
10
10
ns
t
AC2
6
6
ns
64-MBit Synchronous DRAM
相關(guān)PDF資料
PDF描述
Q67100-Q741 1M x 36-Bit Dynamic RAM Module (2M x 18-Bit Dynamic RAM Module)
Q67100-Q749 1M x 4-Bit Dynamic RAM Low Power 1M x 4-Bit Dynamic RAM
Q67100-H3500 16 Kbit 2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
Q67100-H3501 16 Kbit 2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus
Q67100-H3502 16 Kbit 2048 x 8 bit Serial CMOS EEPROMs, I2C Synchronous 2-Wire Bus, Page Protection Mode
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Q67100-Q741 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 36-Bit Dynamic RAM Module (2M x 18-Bit Dynamic RAM Module)
Q67100-Q749 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM Low Power 1M x 4-Bit Dynamic RAM
Q67100-Q750 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM Low Power 1M x 4-Bit Dynamic RAM
Q67100-Q751 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM Low Power 1M x 4-Bit Dynamic RAM
Q67100-Q756 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-BIT DYNAMIC RAM LOW POWER 1M x 4-BIT DYNAMIC RAM
主站蜘蛛池模板: 红安县| 玉田县| 周口市| 吉木乃县| 无棣县| 株洲市| 长沙县| 玛曲县| 嘉兴市| 淳化县| 元氏县| 高邑县| 杂多县| 丹寨县| 肥乡县| 舟曲县| 肇源县| 南充市| 临城县| 浙江省| 泗洪县| 滕州市| 县级市| 连州市| 伊吾县| 准格尔旗| 城步| 普洱| 黄浦区| 普兰店市| 荣成市| 临江市| 洛南县| 丰顺县| 威远县| 鱼台县| 宁南县| 台南市| 延川县| 扶风县| 二手房|