欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q980
廠商: SIEMENS AG
英文描述: 4M x 32-Bit Dynamic RAM Module
中文描述: 4米× 32位動態隨機存儲器模塊
文件頁數: 7/53頁
文件大?。?/td> 418K
代理商: Q67100-Q980
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關PDF資料
PDF描述
Q67100-Q982 4M x 36-Bit Dynamic RAM Module
Q67100-Q985 8M x 36-Bit Dynamic RAM Module
Q67100-Q971 4M x 1-Bit Dynamic RAM
Q67100-Q973 1M x 4-Bit Dynamic RAM
Q67100-Q976 2M x 32-Bit Dynamic RAM Module
相關代理商/技術參數
參數描述
Q67100-Q982 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 36-Bit Dynamic RAM Module
Q67100-Q985 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 36-Bit Dynamic RAM Module
Q67100-Z157 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:Peripheral Board Controller(PBC)
Q67101-H5173-A701 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:DDC-PLUS-Deflection Controller
Q67101-H5185-A704 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:ADC with Built in Antialiasing filter and Clock generation UnitS
主站蜘蛛池模板: 玛曲县| 永年县| 嘉鱼县| 特克斯县| 泸水县| 永修县| 渝中区| 积石山| 赤城县| 达日县| 阿巴嘎旗| 仙居县| 乌拉特中旗| 灵石县| 睢宁县| 恩平市| 阿克| 和龙市| 绥棱县| 乌鲁木齐市| 白银市| 诏安县| 永和县| 霍林郭勒市| 定结县| 崇礼县| 交口县| 疏附县| 肥乡县| 昌宁县| 徐州市| 宁阳县| 青阳县| 岢岚县| 平泉县| 北碚区| 沈阳市| 灵宝市| 高陵县| 长汀县| 洞口县|