欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: S80C186EC13
英文描述: MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
中文描述: 微處理器| 16位|的CMOS | QFP封裝| 100引腳|塑料
文件頁數: 12/57頁
文件大小: 585K
代理商: S80C186EC13
80C186EC/188EC, 80L186EC/188EC
Table 2. Pin Descriptions
(Continued)
Pin Name
Pin
Type
Input
Type
Output
States
Pin Description
RD
O
D
H(Z)
R(Z)
I(1)
P(1)
ReaD
output signals that the accessed memory or I/O
device should drive data information onto the data bus.
WR
O
D
H(Z)
R(Z)
I(1)
P(1)
WRite
output signals that data available on the data bus are
to be written into the accessed memory or I/O device.
READY
I
A(L)
S(L)
(Note 1)
D
READY
input to signal the completion of a bus cycle. READY
must be active to terminate any 80C186EC bus cycle, unless
it is ignored by correctly programming the Chip-Select unit.
DEN
O
D
H(Z)
R(Z)
I(1)
P(1)
Data ENable
output to control the enable of bi-directional
transceivers in a buffered system. DEN is active only when
data is to be transferred on the bus.
DT/R
O
D
H(Z)
R(Z)
I(X)
P(X)
Data Transmit/Receive
output controls the direction of a bi-
directional buffer in a buffered system.
LOCK
I/O
A(L)
H(Z)
R(Z)
I(X)
P(X)
LOCK
output indicates that the bus cycle in progress is not
interruptable. The processor will not service other bus
requests (such as HOLD) while LOCK is active. This pin is
configured as a weakly held high input while RESIN is active
and must not be driven low.
HOLD
I
A(L)
D
HOLD
request input to signal that an external bus master
wishes to gain control of the local bus. The processor will
relinquish control of the local bus between instruction
boundaries that are not LOCKed.
HLDA
O
D
H(1)
R(0)
I(0)
P(0)
HoLD Acknowledge
output to indicate that the processor
has relinquished control of the local bus. When HLDA is
asserted, the processor will (or has) floated its data bus and
control signals allowing another bus master to drive the
signals directly.
NCS
O
D
H(1)
R(1)
I(1)
P(1)
Numerics Coprocessor Select
output is generated when
acessing a numerics coprocessor. This signal does not exist
on the 80C188EC/80L188EC.
ERROR
I
A(L)
D
ERROR
input that indicates the last numerics processor
extension operation resulted in an exception condition. An
interrupt TYPE 16 is generated if ERROR is sampled active
at the beginning of a numerics operation. Systems not using
an 80C187 must tie ERROR to V
CC
. This signal does not
exist on the 80C188EC/80L188EC.
NOTE:
Pin names in parentheses apply to the 80C188EC/80L188EC.
12
相關PDF資料
PDF描述
S80C186EC-13 16-Bit Microprocessor
S80C186EC25 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
S80C186EC-25 16-Bit Microprocessor
S80C188EC13 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
S80C188EC25 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
相關代理商/技術參數
參數描述
S80C186EC-13 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microprocessor
S80C186EC16 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:16-BIT HIGH-INTEGRATION EMBEDDED PROCESSORS
S80C186EC20 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:16-BIT HIGH-INTEGRATION EMBEDDED PROCESSORS
S80C186EC25 功能描述:IC MPU 16-BIT 5V 25MHZ 100-MQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:- 標準包裝:2 系列:MPC8xx 處理器類型:32-位 MPC8xx PowerQUICC 特點:- 速度:133MHz 電壓:3.3V 安裝類型:表面貼裝 封裝/外殼:357-BBGA 供應商設備封裝:357-PBGA(25x25) 包裝:托盤
S80C186EC-25 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microprocessor
主站蜘蛛池模板: 望奎县| 砚山县| 临洮县| 安化县| 青田县| 广州市| 大邑县| 昭平县| 肇源县| 吉林省| 太仆寺旗| 科技| 新化县| 濮阳县| 邢台县| 沅陵县| 逊克县| 丁青县| 兴国县| 梓潼县| 朝阳县| 汕尾市| 本溪市| 屏山县| 米脂县| 天台县| 四平市| 瑞金市| 昌吉市| 三明市| 阳新县| 临潭县| 离岛区| 维西| 宝山区| 黑河市| 杭州市| 宁河县| 连南| 宣恩县| 龙山县|