欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: SB80L186EC13
元件分類: 微處理器
英文描述: MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
中文描述: 微處理器| 16位|的CMOS | QFP封裝| 100引腳|塑料
文件頁數: 11/57頁
文件大小: 585K
代理商: SB80L186EC13
80C186EC/188EC, 80L186EC/188EC
Table 2. Pin Descriptions
(Continued)
Pin Name
Pin
Type
Input
Type
Output
States
Pin Description
A18/S5
A17/S4
A16/S3
(A15:8)
I/O
A(L)
H(Z)
R(WH)
I(0)
P(0)
These pins drive address information during the address
phase of the bus cycle. During T2 and T3 these pins drive
status information (which is always 0 on the 80C186EC).
These pins are used as inputs during factory test; driving
these pins low during reset will cause unspecified operation.
On the 80C188EC, A15:8 provide valid address information
for the entire bus cycle.
AD15/CAS2
AD14/CAS1
AD13/CAS0
I/O
S(L)
H(Z)
R(Z)
I(0)
P(0)
These pins are part of the multiplexed ADDRESS and DATA
bus. During the address phase of the bus cycle, address bits
15 through 13 are presented on these pins and can be
latched using ALE. Data information is transferred during the
data phase of the bus cycle. Pins AD15:13/CAS2:0 drive the
82C59 slave address information during interrupt
acknowledge cycles.
AD12:0
(AD7:0)
I/O
S(L)
H(Z)
R(Z)
I(0)
P(0)
These pins provide a multiplexed ADDRESS and DATA bus.
During the address phase of the bus cycle, address bits 0
through 12 (0 through 7 on the 80C188EC) are presented on
the bus and can be latched using ALE. Data information is
transferred during the data phase of the bus cycle.
S2:0
O
D
H(Z)
R(1)
I(1)
P(1)
Bus cycle Status are encoded on these pins to provide bus
transaction information. S2:0 are encoded as follows:
S2
S1
S0
Bus Cycle Initiated
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Interrupt Acknowledge
Read I/O
Write I/O
Processor HALT
Instruction Queue Fetch
Read Memory
Write Memory
Passive (No bus activity)
ALE
O
D
H(0)
R(0)
I(0)
P(0)
Address Latch Enable
output is used to strobe address
information into a transparent type latch during the address
phase of the bus cycle.
BHE
(RFSH)
O
D
H(Z)
R(Z)
I(1)
P(1)
Byte High Enable
output to indicate that the bus cycle in
progress is transferring data over the upper half of the data
bus. BHE and A0 have the following logical encoding:
A0
BHE
Encoding
(for 80C186EC/
80L186EC only)
0
0
1
1
0
1
0
1
Word transfer
Even Byte transfer
Odd Byte transfer
Refresh operation
On the 80C188EC/80L188EC, RFSH is asserted low to
indicate a refresh bus cycle.
NOTE:
Pin names in parentheses apply to the 80C188EC/80L188EC.
11
相關PDF資料
PDF描述
SB80L186EC-13 16-Bit Microprocessor
SB80L188EC13 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
SB80L188EC-13 16-Bit Microprocessor
S80C186EC13 MICROPROCESSOR|16-BIT|CMOS|QFP|100PIN|PLASTIC
S80C186EC-13 16-Bit Microprocessor
相關代理商/技術參數
參數描述
SB80L186EC-13 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microprocessor
SB80L186EC16 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:16-BIT HIGH-INTEGRATION EMBEDDED PROCESSORS
SB80L186EC20 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:16-BIT HIGH-INTEGRATION EMBEDDED PROCESSORS
SB80L186EC25 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:16-BIT HIGH-INTEGRATION EMBEDDED PROCESSORS
SB80L188EA-13 制造商:未知廠家 制造商全稱:未知廠家 功能描述:16-Bit Microprocessor
主站蜘蛛池模板: 新野县| 阿坝县| 都江堰市| 循化| 农安县| 广丰县| 玉树县| 沙洋县| 铜梁县| 彭山县| 恩施市| 厦门市| 昌平区| 江孜县| 洪雅县| 藁城市| 德昌县| 左云县| 楚雄市| 潍坊市| 邵东县| 四子王旗| 横山县| 青浦区| 永川市| 海安县| 呈贡县| 阳泉市| 运城市| 平潭县| 宿州市| 光山县| 溧水县| 安阳县| 含山县| 东城区| 麻江县| 通城县| 五华县| 富阳市| 石楼县|