欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: SK100EL34W
廠商: Semtech Corporation
英文描述: ÷2,÷4,÷8 Clock Generation Chip(100K系列,÷2,÷4,÷8 時鐘發(fā)生器芯片)
中文描述: ÷ 2,÷ 4,÷ 8時鐘發(fā)生器芯片(10萬系列,÷ 2,÷ 4,÷ 8時鐘發(fā)生器芯片)
文件頁數(shù): 1/6頁
文件大小: 95K
代理商: SK100EL34W
Revision 1/February 26, 2001
!"#
$%&$"&$'()*+,-*-.
+-.-*
,/+
/*-*,(0()-,1+,
The SK10/100EL34W are low skew, ÷2, ÷4, ÷8 clock
generation chips designed explicitly for low skew clock
generation applications. The internal dividers are
synchronous to each other, therefore, the common output
edges are all precisely aligned. This device is fully
compatible with On-Semiconductor’s MC10EL34 and
MC100EL34. These devices can be driven by either a
differential or single-ended ECL or, if positive power supplies
are used, PECL input signal. In addition, by using the
VBB output, a sinusoidal source can be AC-coupled into
the device. The EL34W provides a VBB output for single-
ended use or DC bias for AC coupling to the device. VBB
is an output pin and should be used as a bias for the
EL34W as its current source/sink capability is limited up
to 0.5 mA. Whenever used, the VBB output should be
bypassed to VCC via a 0.01 μF capacitor.
The common enable (EN*) is synchronous so that the
internal dividers will only be enabled/disabled when the
internal clock is already in the LOW state. This avoids any
chance of generating a runt clock pulse on the internal
clock when the device is enabled/disabled as can happen
with an asynchronous control. An internal runt pulse could
lead to losing synchronization between the internal
divider stages. The internal enable flip-flop is clocked
on the falling edge of the input clock, therefore, all
associated specification limits are referenced to the
negative edge of the clock input.
Upon start-up, the internal flip-flops will attain a random
state; the master reset (MR) input allows for the
synchronization of the internal dividers, as well as for
multiple EL34Ws in a system.
Extended Supply Voltage Range: (VEE = –3.0V to
–5.5V, VCC = 0V) or (VCC = +3.0V to +5.5V,
VEE = 0V)
50 ps Output-to-Output Skew
Synchronous Enable/Disable
Master Reset for Synchronization
Internal 75K
Input Pull-Down Resistors
Fully Compatible with MC10EL34 and
MC100EL34
Specified Over Industrial Temperature Range:
–40
o
C to 85
o
C
ESD Protection of >4000V
Available in 16-Pin SOIC Package
Q0
Q0*
Q1*
VCC
Q2
Q2*
VCC
Q1
VCC
EN*
CLK*
VBB
MR
VEE
NC
CLK
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
÷
2
R
Q
R
Q
D
÷
8
R
Q
÷
4
R
Q
相關(guān)PDF資料
PDF描述
SK10EL52W Differential Data and Clock D Flip-Flop(10K系列,差分?jǐn)?shù)據(jù)和時鐘D觸發(fā)器(屬高速ECL邏輯系列))
SK100EL52W Differential Data and Clock D Flip-Flop(100K系列,差分?jǐn)?shù)據(jù)和時鐘D觸發(fā)器(屬高速ECL邏輯系列))
SK10EL57W 4:1 Differential Multiplexer(10K系列,4:1 差分?jǐn)?shù)字多路復(fù)用器)
SK100EL57W 4:1 Differential Multiplexer(100K系列,4:1 差分?jǐn)?shù)字多路復(fù)用器)
SK10EL58 2:1 Multiplexer(10K系列,2:1 數(shù)字多路復(fù)用器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SK100EL34WD 制造商:Semtech Corporation 功能描述:Clock Divider 16-Pin SOIC
SK100ELT21W 制造商:SEMTECH 制造商全稱:Semtech Corporation 功能描述:Differential PECL to CMOS/TTL or LVPECL to LVCMOS/LVTTL Translator
SK100ELT21WD 制造商:SEMTECH 制造商全稱:Semtech Corporation 功能描述:Differential PECL to CMOS/TTL or LVPECL to LVCMOS/LVTTL Translator
SK100ELT21WDT 制造商:SEMTECH 制造商全稱:Semtech Corporation 功能描述:Differential PECL to CMOS/TTL or LVPECL to LVCMOS/LVTTL Translator
SK100ELT21WU 制造商:SEMTECH 制造商全稱:Semtech Corporation 功能描述:Differential PECL to CMOS/TTL or LVPECL to LVCMOS/LVTTL Translator
主站蜘蛛池模板: 南川市| 格尔木市| 依兰县| 渑池县| 申扎县| 普宁市| 萝北县| 苏尼特左旗| 广宗县| 霸州市| 宁海县| 和顺县| 寿阳县| 米易县| 贵溪市| 屯门区| 琼海市| 清水河县| 维西| 宜丰县| 虹口区| 桑日县| 平遥县| 鄂伦春自治旗| 家居| 阳朔县| 龙陵县| 高雄市| 龙门县| 连山| 南宫市| 石景山区| 盖州市| 巴楚县| 漾濞| 遵义县| 栾川县| 新民市| 彭山县| 宜昌市| 山西省|