欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: SN74ALS869DWRG4
廠商: TEXAS INSTRUMENTS INC
元件分類: 計數器
英文描述: ALS SERIES, SYN POSITIVE EDGE TRIGGERED 8-BIT BIDIRECTIONAL BINARY COUNTER, PDSO24
封裝: PLASTIC, SO-24
文件頁數: 1/24頁
文件大小: 550K
代理商: SN74ALS869DWRG4
5
6
7
8
9
10
11
25
24
23
22
21
20
19
43
2
1 28
12 13 14 15 16
QB
QC
QD
NC
QE
QF
QG
B
C
D
NC
E
F
G
A
S1
S0
RCO
CLK
ENT
GND
NC
ENP
Q
V
H
17 18
27 26
NC – No internal connection
CC
S0
S1
A
B
C
D
E
F
G
H
ENT
GND
VCC
ENP
QA
QB
QC
QD
QE
QF
QG
QH
CLK
RCO
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
SN54AS867, SN54AS869 . . . JT PACKAGE
SN74ALS867A, SN74ALS869, SN74AS867,
SN74AS869 . . . DW OR NT PACKAGE
(TOP VIEW)
SN54AS867, SN54AS869 . . . FK PACKAGE
(TOP VIEW)
A
Q
SN54AS867, SN54AS869
SN74ALS867A, SN74ALS869, SN74AS867, SN74AS869
SYNCHRONOUS 8-BIT UP/DOWN COUNTERS
SDAS115C – DECEMBER 1982 – REVISED JANUARY 1995
Copyright
1995, Texas Instruments Incorporated
1
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
Fully Programmable With Synchronous
Counting and Loading
SN74ALS867A and ′AS867 Have
Asynchronous Clear; SN74ALS869 and
′AS869 Have Synchronous Clear
Fully Independent Clock Circuit
Simplifies Use
Ripple-Carry Output for n-Bit Cascading
Package Options Include Plastic
Small-Outline (DW) Packages, Ceramic
Chip Carriers (FK), and Standard Plastic
(NT) and Ceramic (JT) 300-mil DIPs
description
These synchronous, presettable, 8-bit up/down
counters
feature
internal-carry
look-ahead
circuitry for cascading in high-speed counting
applications. Synchronous operation is provided
by having all flip-flops clocked simultaneously so
that the outputs change coincidentally with each
other when so instructed by the count-enable
(ENP, ENT) inputs and internal gating. This mode
of operation eliminates the output counting spikes
normally associated with asynchronous (ripple-
clock) counters. A buffered clock (CLK) input
triggers the eight flip-flops on the rising (positive-
going) edge of the clock waveform.
These counters are fully programmable; they may
be preset to any number between 0 and 255. The
load-input circuitry allows parallel loading of the
cascaded
counters.
Because
loading
is
synchronous, selecting the load mode disables
the counter and causes the outputs to agree with
the data inputs after the next clock pulse.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. Two count-enable (ENP and ENT) inputs and a ripple-carry (RCO) output are instrumental
in accomplishing this function. Both ENP and ENT must be low to count. The direction of the count is determined
by the levels of the select (S0, S1) inputs as shown in the function table. ENT is fed forward to enable RCO. RCO
thus enabled produces a low-level pulse while the count is zero (all outputs low) counting down or 255 counting
up (all outputs high). This low-level overflow-carry pulse can be used to enable successive cascaded stages.
Transitions at ENP and ENT are allowed regardless of the level of CLK. All inputs are diode clamped to minimize
transmission-line effects, thereby simplifying system design.
These counters feature a fully independent clock circuit. With the exception of the asynchronous clear on the
SN74ALS867A and
′AS867, changes at S0 and S1 that modify the operating mode have no effect on the Q
outputs until clocking occurs. For the
′AS867 and ′AS869, any time ENP and/or ENT is taken high, RCO either
goes or remains high. For the SN74ALS867A and SN74ALS869, any time ENT is taken high, RCO either goes
or remains high. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely
by the conditions meeting the stable setup and hold times.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
相關PDF資料
PDF描述
SN74ALS869DWRE4 ALS SERIES, SYN POSITIVE EDGE TRIGGERED 8-BIT BIDIRECTIONAL BINARY COUNTER, PDSO24
SN74AS86ADRG4 AS SERIES, QUAD 2-INPUT XOR GATE, PDSO14
SN74AS86ADRE4 AS SERIES, QUAD 2-INPUT XOR GATE, PDSO14
SN74AS877JT AS SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, CDIP24
SN74AS881ANT-10 AS SERIES, 4-BIT ARITHMETIC LOGIC UNIT, PDIP24
相關代理商/技術參數
參數描述
SN74ALS869NT 功能描述:計數器 IC Synch 8-Bit Up/Down Binary Counter RoHS:否 制造商:NXP Semiconductors 計數器類型:Binary Counters 邏輯系列:74LV 位數:10 計數法: 計數順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
SN74ALS869NTE4 功能描述:計數器 IC Synch 8-Bit Up/Down Binary Counter RoHS:否 制造商:NXP Semiconductors 計數器類型:Binary Counters 邏輯系列:74LV 位數:10 計數法: 計數順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
SN74ALS86D 功能描述:邏輯門 Quadruple 2-Input Exclusive-OR Gate RoHS:否 制造商:Texas Instruments 產品:OR 邏輯系列:LVC 柵極數量:2 線路數量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
SN74ALS86DB 制造商:Texas Instruments 功能描述:
SN74ALS86DE4 功能描述:邏輯門 Quadruple 2-Input Exclusive-OR Gate RoHS:否 制造商:Texas Instruments 產品:OR 邏輯系列:LVC 柵極數量:2 線路數量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
主站蜘蛛池模板: 保山市| 黄冈市| 定远县| 延寿县| 新竹市| 松原市| 尤溪县| 陆丰市| 清苑县| 义马市| 万源市| 平山县| 高邮市| 揭西县| 兴仁县| 新乡市| 鄄城县| 高密市| 宜兴市| 永春县| 满城县| 厦门市| 玉树县| 黄龙县| 铜鼓县| 玉田县| 祁阳县| 曲阜市| 荔波县| 乐安县| 塔河县| 仪征市| 尼玛县| 乌什县| 津市市| 龙江县| 土默特左旗| 泰州市| 阿坝| 郁南县| 锡林浩特市|