欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): SN74F161ANSRE4
廠商: TEXAS INSTRUMENTS INC
元件分類: 計(jì)數(shù)器
英文描述: F/FAST SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO16
封裝: GREEN, PLASTIC, SOP-16
文件頁數(shù): 1/17頁
文件大小: 540K
代理商: SN74F161ANSRE4
SN74F161A
SYNCHRONOUS 4-BIT BINARY COUNTER
SDFS056B – MARCH 1987 – REVISED AUGUST 2001
1
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
D Internal Look-Ahead Circuitry for Fast
Counting
D Carry Output for N-Bit Cascading
D Fully Synchronous Operation for Counting
description
This
synchronous,
presettable,
4-bit
binary
counter has internal carry look-ahead circuitry
for
use
in
high-speed
counting
designs.
Synchronous operation is provided by having all
flip-flops clocked simultaneously so that the
outputs change coincident with each other when
so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the
output counting spikes that are normally associated with asynchronous (ripple-clock) counters. However,
counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four
flip-flops on the rising (positive-going) edge of CLK.
This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because
presetting is synchronous, a low logic level at the load (LOAD) input disables the counter and causes the outputs
to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.
The clear function is asynchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop
outputs to low, regardless of the levels of CLK, LOAD, ENP, and ENT.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without
additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and
ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a
high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used
to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The SN74F161A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the
operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter
(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold
times.
ORDERING INFORMATION
TA
PACKAGE
ORDERABLE
PART NUMBER
TOP-SIDE
MARKING
PDIP – N
Tube
SN74F161AN
0
°Cto70°C
SOIC
D
Tube
SN74F161AD
F161A
0
°C to 70°C
SOIC – D
Tape and reel
SN74F161ADR
F161A
SSOP – DB
Tape and reel
SN74F161ADBR
F161A
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines
are available at www.ti.com/sc/package.
Copyright
2001, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
CLR
CLK
A
B
C
D
ENP
GND
VCC
RCO
QA
QB
QC
QD
ENT
LOAD
D, DB, OR N PACKAGE
(TOP VIEW)
相關(guān)PDF資料
PDF描述
SN74F163ANSRG4 F/FAST SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO16
SN74F163ADE4 F/FAST SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT UP BINARY COUNTER, PDSO16
SN74F174ADE4 F/FAST SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO16
SN74F175N3 F/FAST SERIES, QUAD POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP16
SN74F175NSR F/FAST SERIES, QUAD POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SN74F161ANSRG4 功能描述:計(jì)數(shù)器 IC SYNC 4B Binary Counter RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
SN74F162AN 制造商:Texas Instruments 功能描述:
SN74F163AD 功能描述:計(jì)數(shù)器 IC Synchronous 4-Bit Binary Counter RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
SN74F163ADBR 功能描述:計(jì)數(shù)器 IC Synchronous 4-Bit Binary Counter RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
SN74F163ADBRE4 功能描述:計(jì)數(shù)器 IC Synchronous 4-Bit Binary Counter RoHS:否 制造商:NXP Semiconductors 計(jì)數(shù)器類型:Binary Counters 邏輯系列:74LV 位數(shù):10 計(jì)數(shù)法: 計(jì)數(shù)順序: 工作電源電壓:1 V to 5.5 V 工作溫度范圍:- 40 C to + 125 C 封裝 / 箱體:SOT-109 封裝:Reel
主站蜘蛛池模板: 兴和县| 义乌市| 鄂州市| 屯门区| 平潭县| 城口县| 潮安县| 丽江市| 平罗县| 呼图壁县| 三都| 景泰县| 中西区| 定边县| 浦北县| 重庆市| 广水市| 长泰县| 河间市| 澄城县| 日照市| 临猗县| 叙永县| 克什克腾旗| 新泰市| 玛沁县| 岳阳市| 武山县| 江阴市| 江油市| 岐山县| 新昌县| 武定县| 馆陶县| 锡林郭勒盟| 东乡族自治县| 江都市| 扬州市| 高尔夫| 徐州市| 肃宁县|