欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: THS5651AIPW
廠商: TEXAS INSTRUMENTS INC
元件分類: DAC
英文描述: PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28
封裝: PLASTIC, TSSOP-28
文件頁數(shù): 7/33頁
文件大小: 948K
代理商: THS5651AIPW
THS5651A
10BIT, 125 MSPS, CommsDAC
DIGITALTOANALOG CONVERTER
SLAS260A FEBRUARY 2000 REVISED SEPTEMBER 2002
15
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
APPLICATION INFORMATION
The THS5651A architecture is based on current steering, combining high update rates with low power
consumption. The CMOS device consists of a segmented array of PMOS transistor current sources, which are
capable of delivering a full-scale current up to 20 mA. High-speed differential current switches direct the current
of each current source to either one of the output nodes, IOUT1 or IOUT2. The complementary output currents
thus enable differential operation, canceling out common mode noise sources (on-chip and PCB noise), dc
offsets, even order distortion components, and increase signal output power by a factor of two. Major
advantages of the segmented architecture are minimum glitch energy, excellent DNL, and very good dynamic
performance. The DAC’s high output impedance of >300 k
and fast switching result in excellent dynamic
linearity (spurious free dynamic range SFDR).
The full-scale output current is set using an external resistor RBIAS in combination with an on-chip bandgap
voltage reference source (1.2 V) and control amplifier. The current IBIAS through resistor RBIAS is mirrored
internally to provide a full-scale output current equal to 32 times IBIAS. The full-scale current can be adjusted
from 20 mA down to 2 mA.
data interface and timing
The THS5651A comprises separate analog and digital supplies, i.e. AVDD and DVDD. The digital supply voltage
can be set from 5.5 V down to 3 V, thus enabling flexible interfacing with external logic. The THS5651A provides
two operating modes, as shown in Table 1. Mode 0 (mode pin connected to DGND) supports a straight binary
input data word format, whereas mode 1 (mode pin connected to DVDD) sets a twos complement input
configuration.
Figure 29 shows the timing diagram. Internal edge-triggered flip-flops latch the input word on the rising edge
of the input clock. The THS5651A provides for minimum setup and hold times (> 1 ns), allowing for noncritical
external interface timing. Conversion latency is one clock cycle for both modes. The clock duty cycle can be
chosen arbitrarily under the timing constraints listed in the digital specifications table. However, a 50% duty cycle
will give optimum dynamic performance. Figure 30 shows a schematic of the equivalent digital inputs of the
THS5651A, valid for pins D9D0, SLEEP, and CLK. The digital inputs are CMOS-compatible with logic
thresholds of DVDD/2 ±20%. Since the THS5651A is capable of being updated up to 100 MSPS, the quality of
the clock and data input signals are important in achieving the optimum performance. The drivers of the digital
data interface circuitry should be specified to meet the minimum setup and hold times of the THS5651A, as well
as its required min/max input logic level thresholds. Typically, the selection of the slowest logic family that
satisfies the above conditions will result in the lowest data feed-through and noise. Additionally, operating the
THS5651A with reduced logic swings and a corresponding digital supply (DVDD) will reduce data feed-through.
Note that the update rate is limited to 70 MSPS for a digital supply voltage DVDD of 3 V to 3.6 V.
相關(guān)PDF資料
PDF描述
THS5651AIDWR PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28
THS5651AIPWG4 PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28
THS5651AIDWG4 PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28
THS5651AIDWRG4 PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28
THS5651IDWR PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 10-BIT DAC, PDSO28
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
THS5651AIPWG4 功能描述:數(shù)模轉(zhuǎn)換器- DAC 10-Bit 100MSPS Comms DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
THS5651AIPWR 功能描述:數(shù)模轉(zhuǎn)換器- DAC 10-Bit 100MSPS Comms DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
THS5651AIPWRG4 功能描述:數(shù)模轉(zhuǎn)換器- DAC 10-Bit 100MSPS Comms DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
THS5651DW 制造商:TI 制造商全稱:Texas Instruments 功能描述:10-BIT, 100 MSPS, CommsDACE DIGITAL-TO-ANALOG CONVERTER
THS5651EVM 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 THS5651 Eval Mod RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
主站蜘蛛池模板: 安仁县| 巴东县| 儋州市| 丹阳市| 南丹县| 中宁县| 西宁市| 青神县| 苗栗县| 尚志市| 会东县| 临桂县| 章丘市| 洱源县| 江阴市| 巴东县| 宾川县| 涿州市| 余姚市| 浏阳市| 瑞安市| 吉安市| 泗洪县| 扶余县| 大邑县| 寿光市| 邻水| 龙泉市| 冷水江市| 新河县| 林口县| 扶沟县| 巢湖市| 镇雄县| 桓仁| 策勒县| 娄底市| 全州县| 木里| 建德市| 普安县|