欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TLC3574IDW
廠商: TEXAS INSTRUMENTS INC
元件分類: ADC
英文描述: 4-CH 14-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO20
封裝: GREEN, PLASTIC, SOP-20
文件頁數: 5/49頁
文件大小: 1137K
代理商: TLC3574IDW
TLC3574, TLC3578, TLC2574, TLC2578
5V ANALOG, 3/5V DIGITAL, 14/12BIT, 200KSPS, 4/8CHANNEL
SERIAL ANALOGTODIGITAL CONVERTERS WITH ±10V INPUTS
SLAS262C OCTOBER 2000 REVISED MAY 2003
13
WWW.TI.COM
timing requirements over recommended operating free-air temperature range, AVDD = 5 V,
DVDD = 5 V, VREFP = 4 V, VREFM = 0 V, SCLK frequency = 25 MHz (unless otherwise noted)
SCLK, SDI, SDO, EOC and INT
PARAMETERS
MIN
TYP
MAX
UNIT
tc(1)
Cycle time of SCLK, 25 pF load (see Note 10)
DVDD = 2.7 V
100
ns
tc(1)
Cycle time of SCLK, 25 pF load (see Note 10)
DVDD = 5 V
40
ns
tw(1)
Pulse width of SCLK High, at 25-pF load
40%
60%
tc(1)
tr(1)
Rise time for INT and EOC, at 10-pF load
DVDD = 5 V
6
ns
tr(1)
Rise time for INT and EOC, at 10-pF load
DVDD = 2.7 V
10
ns
tf(1)
Fall time for INT and EOC, at 10-pF load
DVDD = 5 V
6
ns
tf(1)
Fall time for INT and EOC, at 10-pF load
DVDD = 2.7 V
10
ns
tsu(1)
Setup time, new SDI valid (reaches 90% final level) before the falling edge of SCLK, at 25-pF load
6
ns
th(1)
Hold time, old SDI hold (reaches 10% of old data level) after falling edge of SCLK, at 25-pF load
0
ns
td(1)
Delay time, new SDO valid (reaches 90% of final level) after SCLK rising edge, at 10-pF
DVDD = 5 V
0
10
ns
td(1)
Delay time, new SDO valid (reaches 90% of final level) after SCLK rising edge, at 10-pF
load (see Note 11)
DVDD = 2.7 V
0
23
ns
th(2)
Hold time, old SDO hold (reaches 10% of old data level) after SCLK rising edge, at 10-pF load
0
ns
td(2)
Delay time, delay from the falling edge of 16th SCLK to EOC falling edge, normal sampling, at 10-pF load
0
6
ns
td(3)
Delay time, delay from the falling edge of 16th SCLK to INT falling edge, at 10-pF load (see Notes 11 and 12)
t(conv)
t(conv)+6
ns
NOTES:
9. The minimum pulse width of SCLK high and low is 12.5 ns.
10. Specified by design
11. For normal short sampling, td(3) is the delay from the falling edge of 16th SCLK to the falling edge of INT.
For normal long sampling, td(3) is the delay from the falling edge of 48th SCLK to the falling edge of INT. Conversion time, t(conv),
is equal to 18
× OSC +15 ns (for TLC3574 and TLC3578) or 13 × OSC + 15 ns (for TLC2574 and TLC2578) when using internal
OSC as conversion clock, or 72
× tc(1) + 15 ns (for TLC3574 and TLC3578) or 52 × tc(1) + 15 ns (for TLC2574 and TLC2578) when
external SCLK is conversion clock source.
90%
10%
ID15
OD1
OD0
ID1
Hi-Z
50%
1
16
OD15
Don’t Care
ID0
OR
VIH
VIL
tw(1)
tc(1)
tsu(1)
th(1)
th(2)
td(1)
td(2)
tr(1)
tf(1)
td(3)
Hi-Z
Don’t Care
tf(1)
tr(1)
CS
SCLK
SDI
SDO
EOC
INT
For normal long sampling, td(2) is the delay time of EOC low after the falling edge of 48th SCLK.
For normal long sampling, td(3) is the delay time of INT low after the falling edge of 48th SCLK.
The dotted line means signal may or may not exist, depending on application. It must be ignored.
Normal sampling mode, CS initiatesthe conversion, FS must be tied to high. When CS is high, SDO is in Hi-Z, all inputs (FS, SCLK,
SDI) are inactive and are ignored.
Figure 1. Critical Timing for SCLK, SDI, SDO, EOC and INT
相關PDF資料
PDF描述
TLC2578IPW 8-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO24
TLC3574IDWRG4 4-CH 14-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO20
TLC2578IPWRG4 8-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO24
TLC3578IDWG4 8-CH 14-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO24
TLC2578IDWG4 8-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO24
相關代理商/技術參數
參數描述
TLC3574IDW 制造商:Texas Instruments 功能描述:14BIT ADC 4CH 5V 200KSPS 20SOIC
TLC3574IDWEG4 制造商:Texas Instruments 功能描述:
TLC3574IDWG4 功能描述:模數轉換器 - ADC Serial Out Low Power RoHS:否 制造商:Texas Instruments 通道數量:2 結構:Sigma-Delta 轉換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
TLC3574IDWR 功能描述:模數轉換器 - ADC Serial Out Low Power RoHS:否 制造商:Texas Instruments 通道數量:2 結構:Sigma-Delta 轉換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
TLC3574IDWRG4 功能描述:模數轉換器 - ADC Serial Out Low Power RoHS:否 制造商:Texas Instruments 通道數量:2 結構:Sigma-Delta 轉換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:VQFN-32
主站蜘蛛池模板: 喜德县| 海原县| 额敏县| 确山县| 嘉善县| 弥勒县| 遂昌县| 探索| 冕宁县| 宁都县| 汝州市| 博野县| 浑源县| 朔州市| 江门市| 清徐县| 宕昌县| 集贤县| 瑞金市| 定边县| 乡宁县| 黄大仙区| 金坛市| 大埔县| 玛纳斯县| 襄樊市| 汾西县| 祁东县| 中方县| 全州县| 星子县| 阳山县| 新闻| 辉南县| 马尔康县| 黑水县| 大关县| 宣化县| 庐江县| 巴林左旗| 拉孜县|