欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TLV320AIC29IRGZ
廠商: TEXAS INSTRUMENTS INC
元件分類: 消費家電
英文描述: SPECIALTY CONSUMER CIRCUIT, PQCC48
封裝: 7 X 7 MM, GREEN, PLASTIC, QFN-48
文件頁數: 13/87頁
文件大小: 1049K
代理商: TLV320AIC29IRGZ
TLV320AIC29
SLAS494B DECEMBER 2005 REVISED OCTOBER 2007
www.ti.com
20
D Word Select Signals
The word select signal (WCLK) indicates the channel being transmitted:
— WCLK = 0: left channel for I2S mode;
— WCLK = 1: right channel for I2S mode.
For other modes refer to the timing diagrams below.
D Bitclock (BCLK) Signal
In addition to being programmable as master or slave mode, the BCLK can also be configured in two transfer
modes, 256-S transfer mode and continuous transfer mode, which are described below. These modes are
set using bit D12 of control register 06H/page 2.
D 256-S Transfer Mode
In the 256-S mode, the BCLK rate always equals 256 times the WCLK frequency. In the 256-S mode, the
combination of ADC/DAC sampling rate equal to Fsref (as selected by bit D5D0 of control register 00H/page
2) and left-justified mode is not supported. If IOVDD is equal to 1.1 V, then ADC/DAC sampling rate should be
less than 39 kHz for all modes except the left justified mode where it should be less than 24 kHz.
D Continuous Transfer Mode
In the continuous transfer mode, the BCLK rate always equals two-word length times the frequency of
WCLK.
D Right Justified Mode
In right-justified mode, the LSB of left channel is valid on the rising edge of BCLK preceding, the falling edge
on WCLK. Similarly the LSB of right channel is valid on the rising edge of BCLK preceding the rising edge of
WCLK.
BCLK
WCLK
SDIN/
SDOUT
n
n1
1
0
n
n1
1
0
1/fs
LSB
MSB
Left Channel
Right Channel
n2
2
n2
Figure 15. Timing Diagram for Right-Justified Mode
相關PDF資料
PDF描述
TLV320AIC3107IYZFR 2 CHANNEL, AUDIO AMPLIFIER, BGA42
TLV320AIC3107IYZFT 2 CHANNEL, AUDIO AMPLIFIER, BGA42
TLV320AIC3107IRSBT 2 CHANNEL, AUDIO AMPLIFIER, PQCC40
TLV320AIC3107IRSBR 2 CHANNEL, AUDIO AMPLIFIER, PQCC40
TLV320AIC3107YZFR 2 CHANNEL, AUDIO AMPLIFIER, PBGA42
相關代理商/技術參數
參數描述
TLV320AIC29IRGZR 功能描述:接口—CODEC Stereo Codec RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉換速率:48 kSPs 接口類型:I2C ADC 數量:2 DAC 數量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC29IRGZRG4 功能描述:接口—CODEC Stereo Codec RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉換速率:48 kSPs 接口類型:I2C ADC 數量:2 DAC 數量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC29IRGZT 功能描述:接口—CODEC Stereo Codec RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉換速率:48 kSPs 接口類型:I2C ADC 數量:2 DAC 數量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC29IRGZTG4 功能描述:接口—CODEC Stereo Codec RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉換速率:48 kSPs 接口類型:I2C ADC 數量:2 DAC 數量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
TLV320AIC3004IRHBR 制造商:Texas Instruments 功能描述:TISTLV320AIC3004IRHBR LOW-POWER STEREO
主站蜘蛛池模板: 黄石市| 固原市| 合阳县| 鄂托克前旗| 钦州市| 镇赉县| 彭州市| 榆林市| 任丘市| 屯门区| 泌阳县| 文成县| 左权县| 洪雅县| 广东省| 海宁市| 贺州市| 林西县| 奉新县| 比如县| 西林县| 青川县| 松桃| 肇州县| 都江堰市| 德庆县| 收藏| 巴林左旗| 西昌市| 汶川县| 龙山县| 略阳县| 平罗县| 交城县| 江川县| 三台县| 阜南县| 通道| 荣昌县| 吴江市| 财经|