欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TLV5636CD
廠商: TEXAS INSTRUMENTS INC
元件分類: DAC
英文描述: SERIAL INPUT LOADING, 3.5 us SETTLING TIME, 12-BIT DAC, PDSO8
封裝: GREEN, PLASTIC, MS-012AA, SOIC-8
文件頁數: 19/23頁
文件大小: 521K
代理商: TLV5636CD
www.ti.com
ELECTRICAL CHARACTERISTICS
TIMING REQUIREMENTS
TLV5636
SLAS223C – JUNE 1999 – REVISED APRIL 2004
over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)
ANALOG OUTPUT DYNAMIC PERFORMANCE
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
Fast
1
3
RL = 10 k,
ts(FS)
Output settling time (full scale)
CL = 100 pF,
s
see note(1)
Slow
3.5
7
Fast
0.5
1.5
RL = 10 k,
ts(CC)
Output settling time, code to code
CL = 100 pF,
s
see note(2)
Slow
1
2
Fast
8
RL = 10 k,
SR
Slew rate
CL = 100 pF,
V/s
see note(3)
Slow
1.5
DIN = 0 to 1,
fout = 1 kHz,
Glitch energy
5
nV-s
CS = VDD
SNR
Signal-to-noise ratio
71
75
S/(N+D)
Signal-to-noise + distortion
59
66
fs = 480 kSPS,
fout = 1 kHz,
dB
RL = 10 k,
CL = 100 pF
THD
Total harmonic distortion
-67
-59
Spurious free dynamic range
59
69
(1)
Settling time is the time for the output signal to remain within +0.5 LSB of the final measured value for a digital input code change of
0x20 to 0xFDF and 0xFDF to 0x020 respectively. Assured by design; not tested.
(2)
Settling time is the time for the output signal to remain within +0.5 LSB of the final measured value for a digital input code change of one
count. Assured by design; not tested.
(3)
Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full-scale voltage.
DIGITAL INPUTS
MIN
NOM
MAX
UNIT
tsu(CS-FS)
Setup time, CS low before FS falling edge
10
ns
tsu(FS-CK)
Setup time, FS low before first negative SCLK edge
8
ns
Setup time, 16th negative edge after FS low on which bit D0 is sampled before
tsu(C16-FS)
10
ns
rising edge of FS.
Setup time, 16th positive SCLK edge (first positive after D0 is sampled) before CS
tsu(C16-CS)
rising edge. If FS is used instead of 16th positive edge to update DAC, then setup
10
ns
time between FS rising edge and CS rising edge.
twH
SCLK pulse duration high
25
ns
twL
SCLK pulse duration low
25
ns
tsu(D)
Setup time, data ready before SCLK falling edge
8
ns
th(D)
Hold time, data held valid after SCLK falling edge
5
ns
twH(FS)
FS duration high
25
ns
5
相關PDF資料
PDF描述
TLV5636IDGKRG4 SERIAL INPUT LOADING, 3.5 us SETTLING TIME, 12-BIT DAC, PDSO8
TLV5636CDGKG4 SERIAL INPUT LOADING, 3.5 us SETTLING TIME, 12-BIT DAC, PDSO8
TLV5636IDG4 SERIAL INPUT LOADING, 3.5 us SETTLING TIME, 12-BIT DAC, PDSO8
TLV5636CDGKR SERIAL INPUT LOADING, 3.5 us SETTLING TIME, 12-BIT DAC, PDSO8
TLV5636CDGK SERIAL INPUT LOADING, 3.5 us SETTLING TIME, 12-BIT DAC, PDSO8
相關代理商/技術參數
參數描述
TLV5636CD 制造商:Texas Instruments 功能描述:Digital-Analog Converter IC Interface Ty
TLV5636CDG4 功能描述:數模轉換器- DAC 12-Bit 1 us DAC Serial Out RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLV5636CDGK 功能描述:數模轉換器- DAC 12-Bit 1 us DAC Serial Out RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLV5636CDGKG4 功能描述:數模轉換器- DAC 12-Bit 1 us DAC Serial Out RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLV5636CDGKR 功能描述:數模轉換器- DAC 12-Bit 1 us DAC Serial Out RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
主站蜘蛛池模板: 浦城县| 钦州市| 博白县| 永善县| 莱芜市| 河津市| 汉川市| 万山特区| 陆川县| 广昌县| 临朐县| 南雄市| 仪陇县| 那坡县| 葫芦岛市| 南安市| 台中市| 綦江县| 阿城市| 邮箱| 彭州市| 印江| 宜都市| 金溪县| 盘山县| 乌恰县| 会同县| 抚顺县| 汉沽区| 新田县| 武隆县| 屏东县| 房山区| 临西县| 如皋市| 神农架林区| 乌兰浩特市| 荥经县| 宣化县| 萨嘎县| 大埔县|