欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TLV5637CDRG4
廠商: TEXAS INSTRUMENTS INC
元件分類: DAC
英文描述: DUAL, SERIAL INPUT LOADING, 2.8 us SETTLING TIME, 10-BIT DAC, PDSO8
封裝: GREEN, PLASTIC, SOIC-8
文件頁數: 17/20頁
文件大小: 391K
代理商: TLV5637CDRG4
www.ti.com
ELECTRICAL CHARACTAERISTICS (CONTINUED)
DIGITAL INPUT TIMING REQUIREMENTS
PARAMETER MEASUREMENT INFORMATION
twL
SCLK
CS
DIN
D15
D14
D13
D12
D1
D0
X
1
X
2
3
4
5 15
16
X
twH
tsu(D)
th(D)
tsu(CS-CK)
tsu(C16-CS)
SLAS224C – JUNE 1999 – REVISED JUNE 2007
over recommended operating conditions (unless otherwise noted)
ANALOG OUTPUT DYNAMIC PERFORMANCE
PARAMETER
TEST CONDITIONS
MIN
TYP MAX
UNIT
Fast
0.8
2.4
ts(FS)
Output settling time, full scale
RL = 10k, CL = 100pF,
See (1)
s
Slow
2.8
5.5
Fast
0.4
1.2
ts(CC)
Output settling time, code to code
RL = 10k, CL = 100pF,
See (2)
s
Slow
0.8
1.6
Fast
12
SR
Slew rate
RL = 10k, CL = 100pF,
See (3)
V/s
Slow
1.8
Glitch energy
DIN = 0 to 1, fCLK = 100kHz,
CS = VDD
5
nV-S
SNR
Signal-to-noise ratio
53
56
S/(N+D)
Signal-to-noise + distortion
50
54
fs = 480kSPS, fout = 1kHz, RL = 10k, CL = 100pF
dB
THD
Total harmonic distortion
61
50
SFDR
Spurious free dynamic range
51
62
(1)
Settling time is the time for the output signal to remain within ±0.5LSB of the final measured value for a digital input code change of
0x020 to 0xFDF or 0xFDF to 0x020 respectively. Not tested, assured by design.
(2)
Settling time is the time for the output signal to remain within ± 0.5LSB of the final measured value for a digital input code change of one
count. Not tested, assured by design.
(3)
Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full-scale voltage.
MIN
NOM
MAX
UNIT
tsu(CS-CK)
Setup time, CS low before first negative SCLK edge
10
ns
tsu(C16-CS)
Setup time, 16th negative SCLK edge (when D0 is sampled) before CS rising edge
10
ns
twH
SCLK pulse width high
25
ns
twL
SCLK pulse width low
25
ns
tsu(D)
Setup time, data ready before SCLK falling edge
10
ns
th(D)
Hold time, data held valid after SCLK falling edge
5
ns
Figure 1. Timing Diagram
6
相關PDF資料
PDF描述
TLV5637CDR SERIAL INPUT LOADING, 2.8 us SETTLING TIME, 10-BIT DAC, PDSO8
TLV5637IDRG4 SERIAL INPUT LOADING, 2.8 us SETTLING TIME, 10-BIT DAC, PDSO8
TLV5637ID SERIAL INPUT LOADING, 2.8 us SETTLING TIME, 10-BIT DAC, PDSO8
TLV5637CDG4 SERIAL INPUT LOADING, 2.8 us SETTLING TIME, 10-BIT DAC, PDSO8
TLV5637IDR SERIAL INPUT LOADING, 2.8 us SETTLING TIME, 10-BIT DAC, PDSO8
相關代理商/技術參數
參數描述
TLV5637D 制造商:TI 制造商全稱:Texas Instruments 功能描述:2.7 V TO 5.5 V LOW POWER DUAL 10-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN
TLV5637ID 功能描述:數模轉換器- DAC 10bit 1us 2.7-5.5V RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLV5637IDG4 功能描述:數模轉換器- DAC 10Bit/1us DAC Serial Input Dual DAC RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLV5637IDR 功能描述:數模轉換器- DAC 10Bit/1us DAC Serial Input Dual DAC RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
TLV5637IDRG4 功能描述:數模轉換器- DAC 10Bit/1us DAC Serial Input Dual DAC RoHS:否 制造商:Texas Instruments 轉換器數量:1 DAC 輸出端數量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
主站蜘蛛池模板: 凤城市| 兴化市| 仙居县| 贵州省| 方城县| 蒙山县| 雷山县| 故城县| 静安区| 西平县| 高州市| 通山县| 乡城县| 眉山市| 竹北市| 扶风县| 遂昌县| 镶黄旗| 五寨县| 湖南省| 太湖县| 贡觉县| 久治县| 鸡东县| 东乡县| 宕昌县| 山阴县| 汕头市| 磐石市| 宜阳县| 西和县| 孟津县| 涡阳县| 柳林县| 公主岭市| 汾阳市| 临夏市| 泉州市| 寻甸| 陆良县| 沂水县|