欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TPA5051RSARG4
廠商: TEXAS INSTRUMENTS INC
元件分類: 消費家電
英文描述: SPECIALTY CONSUMER CIRCUIT, PQCC16
封裝: 4 X 4 MM, GREEN, PLASTIC, QFN-16
文件頁數: 21/23頁
文件大小: 812K
代理商: TPA5051RSARG4
www.ti.com
GENERAL I2C OPERATION
Register(N)
8-BitDatafor
Register(N+1)
SINGLE-AND MULTIPLE-BYTE TRANSFERS
SLOS497A – JUNE 2006 – REVISED JULY 2006
APPLICATION INFORMATION (continued)
The I2C bus employs two signals; SDA (data) and SCL (clock), to communicate between integrated circuits in a
system. Data is transferred on the bus serially, one bit at a time. The address and data are transferred in byte
(8-bit) format with the most-significant bit (MSB) transferred first. In addition, each byte transferred on the bus is
acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master
device driving a start condition on the bus and ends with the master device driving a stop condition on the bus.
The bus uses transitions on the data terminal (SDA) while the clock is high to indicate start and stop conditions.
A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data-bit
transitions must occur within the low time of the clock period. These conditions are shown in Figure 5. The
master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another
device and then wait for an acknowledge condition. The TPA5051 holds SDA low during acknowledge clock
period to indicate an acknowledgement. When this occurs, the master transmits the next byte of the sequence.
Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share
the same signals via a bidirectional bus using a wired-AND connection.
An external pull-up resistor must be used for the SDA and SCL signals to set the HIGH level for the bus. When
the bus level is 5 V, pull-up resistors between 1 k
and 2 k in value must be used. For a bus level of 3.3 V,
higher resistor values, such as 10 k
, may be used.
Figure 5. Typical I2C Sequence
There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the
last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence
is shown in Figure 5.
The 7-bit address for the TPA5051 is selectable using the 3 address pins (ADD0, ADD1, ADD2). Table 1 lists
the 8 possible slave addresses.
Table 1. I2C Slave Address
SELECTABLE ADDRESS BITS
FIXED ADDRESS
(4 MSB bits)
ADD2
ADD1
ADD0
1101
0
1101
0
1
1101
0
1
0
1101
0
1
1101
1
0
1101
1
0
1
1101
1
0
1101
1
The serial control interface supports both single-byte and multi-byte read/write operations for all registers.
During multiple-byte read operations, the TPA5051 responds with data, a byte at a time, starting at the register
assigned, as long as the master device continues to respond with acknowledges.
7
相關PDF資料
PDF描述
TPA5051RSAR SPECIALTY CONSUMER CIRCUIT, PQCC16
TPA5051RSATG4 SPECIALTY CONSUMER CIRCUIT, PQCC16
TPA5051RSAT SPECIALTY CONSUMER CIRCUIT, PQCC16
TPA6011A4PWPR 2 CHANNEL(S), VOLUME CONTROL CIRCUIT, PDSO24
TPA6011A4PWP 2 CHANNEL(S), VOLUME CONTROL CIRCUIT, PDSO24
相關代理商/技術參數
參數描述
TPA5051RSAT 功能描述:音頻 DSP 4Ch Dig Aud Delay Proc RoHS:否 制造商:Texas Instruments 工作電源電壓: 電源電流: 工作溫度范圍: 安裝風格: 封裝 / 箱體: 封裝:Tube
TPA5051RSATG4 功能描述:音頻 DSP 4Ch Dig Aud Delay Proc RoHS:否 制造商:Texas Instruments 工作電源電壓: 電源電流: 工作溫度范圍: 安裝風格: 封裝 / 箱體: 封裝:Tube
TPA5052 制造商:TI 制造商全稱:Texas Instruments 功能描述:STEREO DIGITAL AUDIO LIP-SYNC DELAY
TPA5052EVM 功能描述:音頻 IC 開發工具 AUD DELAY DEVICE RoHS:否 制造商:Texas Instruments 產品:Evaluation Kits 類型:Audio Amplifiers 工具用于評估:TAS5614L 工作電源電壓:12 V to 38 V
TPA5052RSAR 功能描述:音頻 DSP St Dig Aud Delay Proc RoHS:否 制造商:Texas Instruments 工作電源電壓: 電源電流: 工作溫度范圍: 安裝風格: 封裝 / 箱體: 封裝:Tube
主站蜘蛛池模板: 田东县| 宝鸡市| 周至县| 静海县| 营山县| 台北县| 无极县| 岳普湖县| 灵寿县| 夏邑县| 苍南县| 黄龙县| 怀化市| 台安县| 牟定县| 安达市| 六盘水市| 辽阳市| 郓城县| 瓮安县| 阿克苏市| 容城县| 上高县| 徐闻县| 吉木乃县| 瓮安县| 贵德县| 广西| 木兰县| 曲阜市| 普兰店市| 临汾市| 辽源市| 南投市| 井陉县| 临桂县| 开化县| 东丰县| 长宁县| 漳州市| 香港|